![Samsung S3F84B8 Скачать руководство пользователя страница 260](http://html.mh-extra.com/html/samsung/s3f84b8/s3f84b8_user-manual_347832260.webp)
S3F84B8_UM_REV 1.00
14 COMPARATOR
14-2
CMP0 Control Register (CMP0CON)
EAH, Set1, Bank0, Reset = 02H, R/W
.7
.6
.5
.4
.3
.2
.1
.0
MSB
LSB
CMP0 status bit
0 = CMP0_N > CMP0_P
1 = CMP0_N < CMP0_P
CMP0 interrupt pending bit:
0 = No interrupt pending
(Clear pending bit when write)
1
=
Interrupt is pending
CMP0 Interrupt enable bit
0 = Disable interrupt
1 = Enable interrupt
CMP 0 output polarity select bit
0 = CMP0 output is not inverted
1 = CMP0 output is inverted
Not used
CMP0 enable bit
0 = Disable comparator
1 = Enable comparator
NOTE:
Please refer to the programming tip for proper configuration sequence.
Figure 14-1 CMP0 Control Register (CMP0CON)
CMP Interrupt Mode Control Register (CMPINT)
EEH, Set1, Bank0, Reset = FFH, R/W
.7
.6
.5
.4
.3
.2
.1
.0
MSB
LSB
CMP3 Interrupt mode select bit
00 = invalid
01 = falling edge interrupt
10 = rising edge interrupt
11 = falling and rising edge interrupt
CMP2 Interrupt mode select bit
00 = invalid
01 = falling edge interrupt
10 = rising edge interrupt
11 = falling and rising edge interrupt
CMP1 Interrupt mode select bit
00 = invalid
01 = falling edge interrupt
10 = rising edge interrupt
11 = falling and rising edge interrupt
CMP0 Interrupt mode select bit
00 = invalid
01 = falling edge interrupt
10 = rising edge interrupt
11 = falling and rising edge interrupt
Figure 14-2 CMP Interrupt Mode Control Register (CMPINT)