
R01UH0336EJ0102 Rev.1.02
Page 570 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(2)
Equations
Pulse cycle = (TAUBnCDRm (master) + 1) × count clock cycle
0000
H
≤
TAUBnCDRm (master) < FFFF
H
Carrier cycle (down/up) = (TAUBnCDRm (master) +1) × 2 × count clock cycle
PWM signal width (normal phase) = [(TAUBnCDRm (master) + 1 -
TAUBnCDRm (slave 2)) × 2 - (TAUBnCDRm (slave 3) + 1)] × count clock cycle
PWM signal width (reverse phase) = [(TAUBnCDRm (master) + 1 -
TAUBnCDRm (slave 2)) × 2 + (TAUBnCDRm (slave 3) + 1)] × count clock
cycle
Table 13-107
Operation of TAUBnTTOUTm upon Occurrence of an Interrupt on Slave
Channel 2
TAUBnTDL.
TAUBnTDLm
Count Direction of Slave
Channel 2 upon Occurrence
of Interrupt
TAUBnTTOUTm Set/Reset
Timing
0
Down
Set after elapse of dead time
Up
Reset right after interrupt occurs
1
Down
Set right after interrupt occurs
Up
Reset after elapse of dead time
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...