
R01UH0336EJ0102 Rev.1.02
Page 501 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(c)
Channel output mode
Note
The channel output mode can also be set to channel output mode controlled
by software by setting TAUBnTOE.TAUBnTOEm = 0. TAUBnTTOUTm can
then be controlled independently of the interrupts. For details refer to Table 13-
10, Channel Output Modes.
(d)
Simultaneous rewrite
The simultaneous rewrite registers (TAUBnRDE, TAUBnRDS, TAUBnRDM,
and TAUBnRDC) cannot be used with the clock divide function. Therefore,
these registers must be set to 0.
Table 13-60
Control Bit Settings for Independent Channel Output Mode 1
Bit Name
Setting
TAUBnTOE.TAUBnTOEm
1: Eables independent channel output mode
controlled by software.
TAUBnTOM.TAUBnTOMm
0: Independent channel output
TAUBnTOC.TAUBnTOCm
0: Operation mode 1 (Toggle mode if
TAUBnTOM.TAUBnTOMm = 0)
TAUBnTOL.TAUBnTOLm
0: Positive logic
TAUBnTDE.TAUBnTDEm
0: Disables dead time operation.
TAUBnTDL.TAUBnTDLm
0: When dead time operation is disabled
(TAUBnTDE.TAUBnTDEm = 0), set these bits to 0.
Table 13-61
Simultaneous Rewrite Settings for Clock Divide Function
Bit Name
Setting
TAUBnRDE.TAUBnRDEm
0: Disables simultaneous rewrite.
TAUBnRDS.TAUBnRDSm
0: When simultaneous rewrite is disabled
(TAUBnRDE.TAUBnRDEm = 0), set these bits to
0.
TAUBnRDM.TAUBnRDMm
TAUBnRDC.TAUBnRDCm
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...