
R01UH0336EJ0102 Rev.1.02
Page 1170 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 21 Clocked Serial Interface G (CSIG)
Section 21 Clocked Serial Interface G (CSIG)
This section contains a general description of the clocked serial interface G
(CSIG).
21.1 CSIG Features
Instances
This product has 2 instances of the clocked serial interface G blocks.
Instances index n
Throughout this section, the individual instances of a clocked serial interface G
is identified by the index “n” (n = 0, 1), for example, CSIGnCTL0 for the CSIGn
control register 0.
Register addresses
All CSIGn register addresses are given as address offsets to the individual
base addresses <CSIGn_base0> and <CSIGn_base1>.
The base address <CSIGn_base> of each CSIGn is listed in the following
table:
Clock supply
The following clock is input on CSIGn.
Interrupt
The clocked serial interface G can generate the following interrupt requests:
Table 21-1
Instances of CSIG
Clocked Serial Interface G
Instances
2
Name
CSIG0, CSIG1
Table 21-2
Register Base Addresses <CSIGn_base0> and <CSIGn_base1>
CSIGn Instance
<CSIGn_base0> Address
<CSIGn_base1> Address
CSIG0
FF70 0000
H
FFFF E400
H
CSIG1
FF71 0000
H
FFFF E500
H
Table 21-3
CSIGn Clock Supply
Channel of CSIGn
CSIGn Clock
Connected to
CSIG0, CSIG1
PCLK
Clock controller
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...