R01UH0092EJ0110 Rev.1.10
Page 380 of 807
Jul 31, 2012
M16C/64C Group
20. Real-Time Clock
20.2.8
Real-Time Clock Second Compare Data Register (RTCCSEC)
The RTCCSEC register is enabled when bits RTCCMP1 to RTCCMP0 in the RTCCR2 register are 01b,
10b, or 11b (any compare mode).
SCMP03 to SCMP00 (First digit of second compare data bit) (b3-b0)
SCMP12 to SCMP10 (Second digit of second compare data bit) (b6-b4)
Set a value between 00 and 59 by the BCD code.
Write to these bits when the BSY bit in the RTCSEC register is 0 (not while data is updated).
b7 b6 b5 b4
b1
b2
b3
Real-Time Clock Second Compare Data Register
Symbol
RTCCSEC
Address
0348h
Bit Symbol
RW
Reset Value
X000 0000b
b0
—
(b7)
No register bit. If necessary, set to 0. The read value is undefined value.
—
SCMP00
SCMP01
SCMP02
SCMP03
RW
RW
RW
RW
Bit Name
First digit of second compare data bit
Function
Store compare data
Setting
Range
0 to 9
SCMP10
SCMP11
SCMP12
RW
RW
RW
Second digit of second compare data bit Store compare data
0 to 5
Содержание M16C Series
Страница 846: ...M16C 64C Group R01UH0092EJ0110...