R01UH0136EJ0210 Rev.2.10
Page 616 of 800
Jul 31, 2012
M16C/64A Group
27. A/D Converter
27. A/D Converter
27.1
Introduction
The A/D converter consists of one 10-bit successive approximation A/D converter.
Table 27.1 lists the A/D Converter Specifications and Figure 27.1 shows an A/D Converter Block Diagram.
Table 27.1
A/D Converter Specifications
Item
Specification
A/D conversion
method
Successive approximation
Analog input voltage
0 V to AVCC (VCC1)
Operating clock
φ
AD
f1, f1 divided by 2, f1 divided by 3, f1 divided by 4, f1 divided by 6, or f1 divided by
12
Resolution
10 bits
Integral nonlinearity
error
AVCC = VREF = 5 V
AN0 to AN7, AN0_0 to AN0_7, or AN2_0 to AN2_7 input: ±3 LSB
ANEX0 or ANEX1 input: ±3 LSB
AVCC = VREF = 3.0 V
AN0 to AN7, AN0_0 to AN0_7, or AN2_0 to AN2_7 input: ±3 LSB
ANEX0 or ANEX1 input: ±3 LSB
Operation modes
One-shot mode, repeat mode, single sweep mode, repeat sweep mode 0,
repeat sweep mode 1
Analog input pins
8 pins (AN0 to AN7) + 2 pins (ANEX0 and ANEX1) + 8 pins (AN0_0 to AN0_7)
+ 8 pins (AN2_0 to AN2_7)
A/D conversion start
conditions
•
Software trigger
The ADST bit in the ADCON0 register is set to 1 (A/D conversion start).
•
External trigger (retrigger is enabled)
Input to the
ADTRG
pin changes from high to low after the ADST bit is set to 1
(A/D conversion start).
Conversion rate per
pin
Minimum 43
φ
AD cycles
Содержание M16C/60 Series
Страница 853: ...M16C 64A Group R01UH0136EJ0210...