Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
446
Address offset:
0x0048
Read/write access:
read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
HFP
R/W (SHW)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
HBP
HSW
R/W (SHW)
R/W (SHW)
Bit
Name
Access
Reset
Description
31:24
RSVD
N/A
0
Reserved
23:16
HFP
R/W (SHW)
0x1F
Horizontal front porch -1. The number of DCLK periods between the end of active data
and the rising edge of HSYNC.
HFP's minimum value is 1
15:8
HBP
R/W (SHW)
0x1F
Horizontal back porch -1. The number of DCLK periods between the falling edge of HSYNC
and the start of active data.
HBP's minimum value is 1
7:0
HSW
R/W (SHW)
0x17
Horizontal synchronization signal width -1. Unit: DCLK
HSW's minimum value is 1
20.3.3.4
LCDC_RGB_SYNC_STATUS
Name
: LCDC RGB synchronization status register
Size:
32 bits
Address offset:
0x004C
Read/write access:
read-only
This register returns the status of the current display phase which is controlled by the HSYNC, VSYNC, and Horizontal/Vertical DE signals.
Example
:
If the current display phase is the vertical synchronization, the VSSTATUS = 00.
If the current display phase is the horizontal synchronization, the HSSTATUS = 00.
31
30
29
28
27
26
…
9
8
7
6
5
4
3
2
1
0
RSVD
HSSTATUS
VSSTATUS
RO
RO
Bit
Name
Access
Reset
Description
31:4
RSVD
N/A
0
Reserved
3:2
HSSTATUS
RO
0x10
HSYNC Status.
00: HSYNC
01: HFP
10: ACTIVE
11: HBP
1:0
VSSTATUS
RO
0x10
VSYNC Status.
00: VSYNC
01: VFP
10: ACTIVE
11: VBP
20.3.4
MCU Control Registers
20.3.4.1
LCDC_MCU_CFG
Name
: LCDC MCU configuration register
Size:
32 bits
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03