Infrared Radiation (IR)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
311
7
6
5
4
3
2
1
0
RSVD
IR
_
RX_FIFO_ERROR
_INT_CLR
IR_RX_CNT_THR
_INT_CLR
IR_RX_FIFO_OF_I
NT_CLR
IR_RX_CNT_OF_I
NT_CLR
IR
_
RX_FIFO_LEV
EL_INT_CLR
IR
_
RX_FIFO_FUL
L_INT_CLR
WC
WC
WC
WC
WC
WC
Bit
Name
Access
Reset Description
31:9
RSVD
N/A
0
Reserved
8
IR_RX_FIFO_CLR
WC
-
Write 1 to clear Rx FIFO
7:6
RSVD
N/A
0
Reserved
5
IR_RX_FIFO_ERROR_INT_CLR
WC
-
Rx FIFO error read interrupt
Write 1 to clear
4
IR_RX_CNT_THR_INT_CLR
WC
-
Rx count threshold interrupt
Write 1 to clear
3
IR_RX_FIFO_OF_INT_CLR
WC
-
Rx FIFO overflow interrupt
Write 1 to clear
2
IR_RX_CNT_OF_INT_CLR
WC
-
Rx counter overflow interrupt
Write 1 to clear
1
IR_RX_FIFO_LEVEL_INT_CLR
WC
-
Rx FIFO level interrupt
Write 1 to clear
0
IR_RX_FIFO_FULL_INT_CLR
WC
-
Rx FIFO full interrupt
Write 1 to clear
15.3.3.4
IR_RX_CNT_INT_SEL
Name:
IR clock division register
Size:
32 bits
Address offset:
0x0024
Read/write access:
read/write
31
30
29
28
27
…
3
2
1
0
IR_RX_CNT_THR
_TRIGGER_LV
IR_RX_CNT_THR
R/W
R/W
Bit
Name
Access
Reset
Description
31
IR_RX_CNT_THR_TRIGGER_LV
R/W
0x0
Trigger level
0: When low level counter
≥
threshold, trigger interrupt
1: When high level counter
≥
threshold, trigger interrupt
30:0
IR_RX_CNT_THR
R/W
0x0
31-bits threshold
15.3.3.5
IR_RX_FIFO
Name:
IR clock division register
Size:
32 bits
Address offset:
0x0028
Read/write access:
read
Note
: User can’t read this register under Tx mode.
31
30
29
28
27
26
…
4
3
2
1
0
IR_RX_LEVEL
IR_RX_CNT
RO
RO
Bit
Name
Access
Reset
Description
31
IR_RX_LEVEL
RO
0x0
Rx Level
1: High level
0: Low level
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03