Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
310
Size:
32 bits
Address offset:
0x001C
Read/write access:
read
31
30
29
28
27
26
25
24
RSVD
23
22
21
20
19
18
17
16
RSVD
IR_RX_FIFO_EMPTY
IR_RX_FIFO_FULL
R
R
15
14
13
12
11
10
9
8
RSVD
IR_RX_FIFO_OFFSET
R
7
6
5
4
3
2
1
0
IR_RX_STATE
RSVD
IR_RX_FIFO_ERROR
_INT_STATUS
IR_RX_CNT_THR
_INT_STATUS
IR_RX_FIFO_OF_I
NT_STATUS
IR_RX_CNT_O
F_INT_STATUS
IR_RX_FIFO_LEVEL_I
NT_STATUS
IR_RX_FIFO_FULL_I
NT_STATUS
R
R
R
R
R
R
R
Bit
Name
Access
Reset
Description
31:18
RSVD
N/A
0
Reserved
17
IR_RX_FIFO_EMPTY
R
0x0
0: Not empty
1: Empty
16
IR_RX_FIFO_FULL
R
0x0
0: Not full
1: Full
15:14
RSVD
N/A
0
Reserved
13:8
IR_RX_FIFO_OFFSET
R
0x0
Rx FIFO offset
7
IR_RX_STATE
R
0x0
0: Idle
1: Run
6
RSVD
N/A
0
Reserved
5
IR_RX_FIFO_ERROR_INT_STATUS
R
0x0
Rx FIFO error read interrupt status
When Rx FIFO is empty, reading the Rx FIFO triggers this interrupt.
0: Interrupt is inactive
1: Interrupt is active
4
IR_RX_CNT_THR_INT_STATUS
R
0x0
Rx count threshold interrupt status
0: Interrupt is inactive
1: Interrupt is active
3
IR_RX_FIFO_OF_INT_STATUS
R
0x0
Rx FIFO overflow interrupt status
0: Interrupt is inactive
1: Interrupt is active
2
IR_RX_CNT_OF_INT_STATUS
R
0x0
Rx counter overflow interrupt status
0: Interrupt is inactive
1: Interrupt is active
1
IR_RX_FIFO_LEVEL_INT_STATUS
R
0x0
Rx FIFO level interrupt status
0: Interrupt is inactive
1: Interrupt is active
0
IR_RX_FIFO_FULL_INT_STATUS
R
0x0
Rx FIFO full interrupt status
0: Interrupt is inactive
1: Interrupt is active
15.3.3.3
IR_RX_INT_CLR
Name:
IR clock division register
Size:
32 bits
Address offset:
0x0020
Read/write access:
write
31
30
29
…
11
10
9
8
RSVD
IR_RX_FIFO_CLR
WC
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03