Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
306
27:16
IR_TX_DUTY_NUM
R/W
0x0
Duty cycle setting for modulation frequency
For example: for 1/3 duty cycle, IR_DUTY_NUM = (IR_1)/3
15
RSVD
N/A
0x0
Reserved
14
IR_TX_OUTPUT_INVERSE
R/W
0x0
0: Not inverse active output
1: Inverse active output
13
IR_TX_DE_INVERSE
R/W
0x0
0: Not inverse FIFO define
1: Inverse FIFO define
12:8
IR_TX_FIFO_LEVEL_TH
R/W
0x0
Tx FIFO interrupt threshold is from 0 to 15.
When Tx FIFO depth = < threshold value, interrupt is triggered.
7
RSVD
N/A
0x0
Reserved
6
IR_TX_IDLE_STATE
R/W
0x0
Tx output state in idle
0: Low
1: High
5
IR_TX_FIFO_OVER_INT_MASK
R/W
0x0
Tx FIFO overflow interrupt
0: Unmask
1: Mask
4
IR_TX_FIFO_OVER_INT_EN
R/W
0x0
Tx FIFO overflow interrupt
0: Disable
1: Enable
3
IR_TX_FIFO_LEVEL_INT_MASK
R/W
0x0
Tx FIFO level interrupt
0: Unmask
1: Mask
2
IR_TX_FIFO_EMPTY_INT_MASK
R/W
0x0
Tx FIFO empty interrupt
0: Unmask
1: Mask
1
IR_TX_FIFO_LEVEL_INT_EN
R/W
0x0
Tx FIFO level interrupt
When Tx FIFO offset = < threshold value, interrupt is triggered.
0: Disable
1: Enable
0
IR_TX_FIFO_EMPTY_INT_EN
R/W
0x0
Tx FIFO empty interrupt
0: Disable
1: Enable
15.3.2.2
IR_TX_SR
Name:
IR Tx interrupt status register
Size:
32 bits
Address offset:
0x0008
Read/write access
: read
31
30
29
…
18
17
16
RSVD
15
14
13
12
11
10
9
8
IR_TX_FIFO_EMPTY
IR_TX_FIFO_FULL
IR_TX_FIFO_OFFSET
R
R
R
7
6
5
4
3
2
1
0
RSVD
IR_TX_STATUS
RSVD
IR_TX_FIFO_OVE
R_INT_STATUS
IR_TX_FIFO_LEVE
L_INT_STATUS
IR_TX_FIFO_EMP
TY_INT_STATUS
R
R
R
R
Bit
Name
Access Reset
Description
31:16
RSVD
-
0
Reserved
15
IR_TX_FIFO_EMPTY
R
0
0: Not empty
1: Empty
14
IR_TX_FIFO_FULL
R
0
0: Not full
1: Full
13:8
IR_TX_FIFO_OFFSET
R
0
Tx FIFO offset is from 0 to 32.
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03