Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
286
0x0050
R/W
Rx FIFO Byte Count Register
It counts the byte number of data reading from Rx FIFO.
0x0054
R/W
FIFO Control Register
14.2.1
IER
Name:
Interrupt Enable Register
Size:
32 bits
Address offset:
0x0004
Read/write access:
read/write
This register allows enabling and disabling the interrupt generation by the UART. It can be accessed only when the DLAB bit (LCR[7]) is set to 0.
31
30
29
…
10
9
8
RSVD
7
6
5
4
3
2
1
0
RSVD
ETOI
EMDI
EDSSI
ELSI
ETBEI
ERBI
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Access
Reset
Description
31:6
RSVD
N/A
-
Reserved
5
ETOI
R/W
0
Enable Rx Timeout Interrupt
0: Disabled
1: Enabled
4
EMDI
R/W
0
Enable Rx Path Monitor Done Interrupt
0: Disabled
1: Enabled
3
EDSSI
R/W
0
Enable Modem Status Interrupt (EDSSI) (modem status transition)
0: Disabled
1: Enabled
2
ELSI
R/W
0
Enable Receiver Line Status Interrupt (ELSI) (receiver line status)
0: Disabled
1: Enabled
1
ETBEI
R/W
0
Enable Transmitter FIFO Empty Interrupt (ETBEI) (Tx FIFO empty)
0: Disabled
1: Enabled
0
ERBI
R/W
0
Enable Received Data Available Interrupt (ERBFI) (Rx trigger)
0: Disabled
1: Enabled
14.2.2
IIR
Name:
Interrupt Identification Register
Size:
32 bits
Address offset:
0x0008
Read/write access:
read-only
31
30
…
5
4
3
2
1
0
RSVD
INT_ID[2:0]
INT_PEND
R
R
Bit
Name
Access Reset
Description
31:4
RSVD
N/A
-
Reserved
3:1
INT_ID[2:0]
R
3’b100
3’b011:
Interrupt Priority: 1st priority (int_3)
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03