Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
268
R
R
R
R
R
R
R
7
6
5
4
3
2
1
0
R_RX_DONE
R_TX_ABRT
R_RD_REQ
R_TX_EMPTY
R_TX_OVER
R_RX_FULL
R_RX_OVER
R_RX_UNDER
R
R
R
R
R
R
R
R
Bit
Name
Access
Reset
Description
31:16
RSVD
N/A
-
Reserved
15
R_DMA_I2C_DONE
R
0x0
See IC_RAW_INTR_STAT for a detailed description of these bits.
14
R_MS_CODE_DET
R
0x0
13
RSVD
N/A
-
12
R_ADDR_MATCH
R
0x0
11
R_GEN_CALL
R
0x0
10
R_START_DET
R
0x0
9
R_STOP_DET
R
0x0
8
R_ACTIVITY
R
0x0
7
R_RX_DONE
R
0x0
6
R_TX_ABRT
R
0x0
5
R_RD_REQ
R
0x0
4
R_TX_EMPTY
R
0x0
3
R_TX_OVER
R
0x0
2
R_RX_FULL
R
0x0
1
R_RX_OVER
R
0x0
0
R_RX_UNDER
R
0x0
13.3.2.13
IC_INTR_MASK
Name:
I
2
C Interrupt Mask Register
Size:
32 bits
Address offset
: 0x30
Read/write access
: read/write
These bits mask their corresponding interrupt status bits. This register is active low; a value of 0 masks the interrupt, whereas a value of 1
unmasks the interrupt.
31
30
29
28
27
26
25
24
RSVD
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
M_DMA_I2C_DONE
M_MS_CODE_DET
RSVD
M_ADDR_MATCH
M_GEN_CALL
M_START_DET
M_STOP_DET
M_ACTIVITY
R/W
R/W
R/W
R/W
R/W
R/W
R/W
7
6
5
4
3
2
1
0
M_RX_DONE
M_TX_ABRT
M_RD_REQ
M_TX_EMPTY
M_TX_OVER
M_RX_FULL
M_RX_OVER
M_RX_UNDER
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Access Reset Description
31:16
RSVD
N/A
-
Reserved
15
M_DMA_I2C_DONE
R/W
0x0
These bits mask their corresponding interrupt status bits in the IC_INTR_STAT
register.
14
M_MS_CODE_DET
R/W
0x0
13
RSVD
N/A
-
12
M_ADDR_MATCH
R/W
0x0
11
M_GEN_CALL
R/W
0x0
10
M_START_DET
R/W
0x0
9
M_STOP_DET
R/W
0x0
8
M_ACTIVITY
R/W
0x0
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03