User’s Manual
157
Figure 15-3. Memory Read and Write Cycles
Notice that the data times are different, depending on whether data are being read or writ-
ten. T
hold
for data read specifies how long the data must remain valid following the rising
edge of T1 when the clock cycle repeats. T
DHZV
for data write specifies how long the data
remain valid once /WEx goes high, and must be at least one-half of a CPU clock cycle.
Tadr
Tadr
Memory Read (no wait states)
/WE
Thold
valid
CLK
A[19:0]
D[7:0]
valid
Tsetup
Thold
Memory Write (no extra wait states)
CLK
A[19:0]
D[7:0]
/CSx
valid
/OEx
/CSx
valid
/WEx
valid
T1
T2
T1
Tw
T2
valid
Содержание 2000
Страница 1: ...Rabbit 2000 Microprocessor User s Manual 019 0069 041018 M...
Страница 12: ...6 Rabbit 2000 Microprocessor...
Страница 46: ...40 Rabbit 2000 Microprocessor...
Страница 54: ...48 Rabbit 2000 Microprocessor...
Страница 76: ...70 Rabbit 2000 Microprocessor...
Страница 96: ...90 Rabbit 2000 Microprocessor...
Страница 142: ...136 Rabbit 2000 Microprocessor...
Страница 154: ...148 Rabbit 2000 Microprocessor...
Страница 170: ...164 Rabbit 2000 Microprocessor...
Страница 174: ...168 Rabbit 2000 Microprocessor...
Страница 180: ...174 Rabbit 2000 Microprocessor...
Страница 202: ...196 Rabbit 2000 Microprocessor...
Страница 206: ...200 Rabbit 2000 Microprocessor...
Страница 226: ......
Страница 230: ...224 Rabbit 2000 Microprocessor...