UMTS/HSPA+ Module Series
UC200A-GL_Hardware_Design 41 / 78
Table 16: Pin Definition of I2C Interface
Clock and mode can be configured by AT command, and the default configuration is short frame
synchronization format with 2048 kHz PCM_CLK and 8 kHz PCM_SYNC.
The following is a reference design for the PCM and I2C interfaces with external Codec chip
PCM_DIN
PCM_DOUT
PCM_SYNC
PCM_CLK
I2C_SCL
I2C_SDA
Module
1.8 V
4
.7
K
4
.7
K
BCLK
LRCK
DAC
ADC
SCL
SDA
B
IA
S
MICBIAS
INP
INN
LOUTP
LOUTN
Codec
22R
33 pF
22R
22R
33 pF
22R
33 pF
Figure 22: PCM and I2C Interface Circuit Reference Design
PCM_DIN
24
DI
PCM data input
1.8 V power domain.
If unused, keep it open.
PCM_DOUT
25
DO
PCM data output
Pin Name
Pin No.
I/O
Description
Comment
I2C_SCL
41
OD
I2C serial clock
Used for external Codec.
An external 1.8 V pull-up
resistor is needed.
I2C_SDA
42
OD
I2C serial data
It is recommended to reserve the RC (R = 22
Ω
, C = 33 pF) circuit on the PCM signal line and the
capacitor should be placed close to the module, especially on PCM_CLK.
NOTE