Power Application Controller
®
-13-
Copyright 2020 © Qorvo, Inc.
Rev 1.2
– Jan 17, 2019
3
ARCHITECTURAL BLOCK DIAGRAM
For Below is an architecture block diagram of the PAC5527 device.
Figure 3-1 PAC5527 Architectural Block Diagram
P
A
C
S
O
C
B
U
S
POWER
MANAGER
HVCP
LINEAR
REGULATORS
VM
VCP
CPL
VP
SW1
VCCIO
VCORE
VCC33
DRHx
DRSx
HSGD (3)
DRLx
LSGD (3)
APPLICATION
SPECIFIC
POWER
DRIVERS
CONFIGURABLE
ANALOG
FRONT-END
AI O
CONTRO L
(10)
DAC (2)
PGA/
CMP (7 )
DIFF-PGA
PCMP (3)
AMPx/
CMPx/
PHCx
DAxP/
PCMPx
DAxN
ADx
AIOx
BUF6
PBTN
CPH
VSS
PAC5527
Power Application Controller
VSYS
MVBB
SW2
128kB FLASH
32kB SRAM
CLOCK
CONTROL
RTC/Calendar
GPIO
USART (3)
I2C
CAN
SYSTEM
CONTROL
A
P
B
/A
H
B
PX.Y
DEBUG/
ETM
ARM
CORTEX-M4F
CORE
TIMERS (4)
DEAD TIME
(16)
PWM/CC (32)
PWM ENGINE
BRIDGE
WWDT
DTSE
DATA ACQUISITION
AND SEQUENCER
12-BIT
ADC
M
U
X
3 x 1kB FLASH
PX.Y
PX.Y
PX.Y
PX.Y
PX.Y
VCC18
GP TIMER (2)