Power Application Controller
®
-121-
Copyright 2020 © Qorvo, Inc.
Rev 1.2
– Jan 17, 2019
10.15.2 SOC.CFGDRV2
Register 10-2 SOC.CFGDRV2 (Driver Configuration 2, 28h)
BIT
NAME
ACCESS
RESET
DESCRIPTION
7:5
RFU
R
0x0
Reserved
4
nDRV52DISM
R/W
0b
Mask signal for DRH5/DRL2 high-side, low-side or both
driver disable. Used for PWM pulse cycle-by-cycle current
limit:
0b: not masked
1b: masked
3
nDRV41DISM
R/W
0b
Mask signal for DRH4/DRL1 high-side, low-side or both
driver disable. Used for PWM pulse cycle-by-cycle current
limit:
0b: not masked
1b: masked
2
nDRV30DISM
R/W
0b
Mask signal for DRH3/DRL0 high-side, low-side or both
driver disable. Used for PWM pulse cycle-by-cycle current
limit:
0b: not masked
1b: masked
1
LPCBCLS
R/W
0b
Control signal for low-side gate drivers disable. Used for
PWM pulse cycle-by-cycle current limit:
0b: Do not disable
1b: Disable when commanded
0
LPCBCHS
R/W
0b
Control signal for high-side gate drivers disable. Used for
PWM pulse cycle-by-cycle current limit:
0b: Do not disable
1b: Disable when commanded