
L-827e.A3 phyCORE-i.MX 6UL/ULL Hardware Manual
© PHYTEC Messtecknik GmbH
26
TABLE 6: Pinout of the phyCORE-Connector (Side 3)
Pin #
Signal (pad name)
ST
Voltage
domain
Description
Side 3
63
X_UART5_TX
O
VDD_3V3
UART5 serial data transmit
64
X_UART5_RX
I
VDD_3V3
UART5 serial data receive
65
X_USB_OTG1_D-
USB_I/
O
i.MX 6UL
internal
USB OTG1 data-
66
X_USB
USB_I/
O
i.MX 6UL
internal
USB OTG1 data+
67
X_USB_OTG1_VBUS
PWR_I
5 V
USB OTG1 VBUS input
68
X_USB_OTG1_CHD_B
OC
i.MX 6UL
internal
USB OTG1 charge detect
69
X_USB_OTG2_D-
USB_I/
O
i.MX 6UL
internal
USB OTG2 data-
70
X_USB
USB_I/
O
i.MX 6UL
internal
USB OTG2 data+
71
X_USB_OTG2_VBUS
PWR_I
5 V
USB OTG2 VBUS input
72
X_CCM_CLK1_P
I/O
VDD_HIGH_CAP
Differential high-speed clock+
73
X_CCM_CLK1_N
I/O
VDD_HIGH_CAP
Differential high-speed clock-
74
X_UART5_RTS_B
I
VDD_3V3
UART5 serial request to send input (low
active, usually used as CTS)8
75
X_UART5_CTS_B
O
VDD_3V3
UART5 serial clear to send output (low active,
usually used as RTS)
76
X_USB_OTG2_ID
I
VDD_3V3
USB OTG2 ID pin
77
X_PWM3_OUT
O
VDD_3V3
PWM3 output
78
X_GPIO1_3
I
VDD_3V3
ADC1_IN3 input