GRL-PCIE5-CEM-RXA User Guide and MOI
Rev7.0
© Granite River Labs 2022 Version 7.0, June 2022. Updated 06.29.2022
Page 5 of 123
8.1.8
SJ Calibration ........................................................................................................... 68
8.1.9
RJ Calibration ........................................................................................................... 70
8.1.10
DM & CM Amplitude and Eye Height/Eye Width Calibration Setup .................... 74
8.1.11
DM-I Calibration Adjustment ................................................................................ 75
8.1.12
CM-I Calibration Adjustment ................................................................................ 76
8.1.13
EH/EW Calibration Adjustment ............................................................................ 78
8.2
P
ERFORM
I
NITIAL
T
X
E
QUALIZATION
&
T
X
L
INK
E
QUALIZATION
R
ESPONSE
T
ESTS
............................
81
8.2.1
Equipment Setup for Add-in Card DUT Initial Tx EQ / Tx Link EQ Response Test . 81
8.2.2
Equipment Setup for System Board DUT Tx Link EQ Response Test ..................... 82
8.2.3
Initial Tx EQ Startup and Testing ............................................................................. 84
8.2.4
Tx Link EQ Time Response (with Presets/Cursors) Startup and Testing ............... 87
8.3
P
ERFORM
R
X
L
INK
EQ
T
EST
...................................................................................................
91
8.3.1
Equipment Setup for Add-in Card DUT Loopback Test .......................................... 91
8.3.2
Equipment Setup for System Board DUT Loopback Test ...................................... 92
8.3.3
Link Training Initialization and Testing ................................................................... 94
8.3.4
Link Training Failure Troubleshooting .................................................................... 96
8.4
P
ERFORM
DUT
R
X
C
OMPLIANCE
T
ESTING
................................................................................
97
8.4.1
Jitter Tolerance Testing (Optional) ......................................................................... 97
9
APPENDIX B: RETURN PATH OPTIMIZATION USING ANRITSU J1890A PCIE5 RE-
DRIVER SET
99
9.1
R
EQUIREMENTS FOR
U
SING AN
E
XTERNAL
D
RIVER
(J1890A)
.......................................................
99
9.2
R
ETURN
P
ATH
O
PTIMIZATION
P
ROCEDURE
...............................................................................
99
9.3
J1890A
PCI
E
5
R
E
-D
RIVER
S
ET
S
ETUP
&
C
ONFIGURATION
.......................................................
103
9.3.1
Configuration of Re-Driver ..................................................................................... 103
9.3.2
Connections............................................................................................................ 103
9.3.3
Setting of Power Supply AH54192A-01.................................................................. 104
9.3.4
Voltage Setup Steps of AH54192A-01 .................................................................... 105
10
APPENDIX C: RETURN PATH OPTIMIZATION USING MACOM TECHNOLOGY
SOLUTIONS RE-DRIVER
106
10.1
R
EQUIREMENTS FOR
U
SING AN
E
XTERNAL
D
RIVER
(MACOM)
.................................................
106
10.2
R
ETURN
P
ATH
O
PTIMIZATION
P
ROCEDURE
..........................................................................
106
10.3
MACOM
R
E
-D
RIVER
S
ETUP
&
C
ONFIGURATION
...................................................................
111
10.3.1
Configuration of Re-Driver .................................................................................. 111
10.3.2
Connection Diagram ........................................................................................... 111
10.3.3
Operation Guide .................................................................................................. 112
10.4
EQ
S
ETTING
O
PTIMIZATION
..............................................................................................
113