
4.59 Interrupt Drive 5 (IRQDRV5)
Address
Register
Offset
IRQDRV5
09Dh
Function
IRQDRV5 allows controlling misc. interrupts such as TA_TMP_DETECT, where possible.
Diagram
Bits
7
6
5
4
3
2
1
0
R
TMP_CTL
W
CRST
00
000000
Fields
Field
Function
7-6
TMP_CTL
Allows control of the TMP_DETECT_B pin.
0X= Undriven (Z).
10= Drive TMP_DETECT_B low.
11= Drive TMP_DETECT_B high.
The status of TMP_DETECT_B can be monitored with the IRQSTAT registers.
5-0
-
Reserved.
4.60 Core Management Space Registers
The core management address/data registers allow access to internal Qixis control registers, primarily the direct switch access
registers which allow easy reporting of board configuration.
For RDB systems, only the following are defined:
Interrupt Drive 5 (IRQDRV5)
QorIQ LS1028A Reference Design Board Reference Manual, Rev. b, 11/2018
NXP Semiconductors
COMPANY CONFIDENTIAL
107
Содержание QorIQ LS1028A
Страница 111: ......