NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
175 of 345
Bit
Symbol
Access
Value
Description
001
3.39 MHz counter
010
1.70 MHz counter
011
848 kHz counter
100
424 kHz counter
101
212 kHz counter
110
106 kHz counter
111
53 kHz counter
2
T2_MODE_SEL
R/W
0 – 1
Configuration of the timer T2 clock.
0*
Prescaler is disabled: the timer frequency matches CLIF
clock frequency (13.56MHz).
1
Prescaler is enabled: the timer operates on the prescaler
signal frequency (chosen by
T2_PRESCALE_SEL
).
1
T2_RELOAD_ENAB
LE
R/W
0*, 1
If set to 0, the timer T2 will stop on expiration.
0*
After expiration, the timer T2 will stop counting, i.e., remain
zero, reset value.
1
After expiration, the timer T2 will reload its preset value and
continue counting down.
0
T2_ENABLE
R/W
0*, 1
Enables the timer T2
Table 212. CLIF_TIMER0_RELOAD_REG register (address 0084h)
* = reset value
Bit
Symbol
Access
Value
Description
31:20
RESERVED
R
0
Reserved
19:0
T0_RELOAD_VALU
E
R/W
0000h - FFFFFh Reload value of the timer T0.
00h*
reset value
Table 213. CLIF_TIMER1_RELOAD_REG register (address 0088h)
* = reset value
Bit
Symbol
Access
Value
Description
31:20
RESERVED
R
0
Reserved
19:0
T1_RELOAD_VALU
E
R/W
0000h - FFFFFh Reload value of the timer T1.
00h*
reset value
Table 214. CLIF_TIMER2_RELOAD_REG register (address 008Ch)
* = reset value
Bit
Symbol
Access
Value
Description
31:20
RESERVED
R
0
Reserved
19:0
T2_RELOAD_VALU
E
R/W
0000h - FFFFFh Reload value of the timer T2.
00h*
reset value