UM10346_1
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 01 — 2 November 2009
39 of 132
NXP Semiconductors
UM10346
LPC980/982 User manual
Table 23.
Power Control register (PCON - address 87h) bit description
Bit
Symbol
Description
0
PMOD0
Power Reduction Mode (see
)
1
PMOD1
2
GF0
General Purpose Flag 0. May be read or written by user software, but has no effect
on operation
3
GF1
General Purpose Flag 1. May be read or written by user software, but has no effect
on operation
4
BOI
Brownout Detect Interrupt Enable. When logic 1, Brownout Detection will generate a
interrupt.
5
-
Reserved.
6
SMOD0
Framing Error Location:
•
When logic 0, bit 7 of SCON is accessed as SM0 for the UART.
•
When logic 1, bit 7 of SCON is accessed as the framing error status (FE) for the
UART
7
SMOD1
Double Baud Rate bit for the serial port (UART) when Timer 1 is used as the baud
rate source. When logic 1, the Timer 1 overflow rate is supplied to the UART. When
logic 0, the Timer 1 overflow rate is divided by two before being supplied to the
UART. (See
)
Table 24.
Power Control register A (PCONA - address B5h) bit allocation
Bit
7
6
5
4
3
2
1
0
Symbol
RTCPD
-
VCPD
-
I2PD
SPPD
SPD
-
Reset
0
x
0
x
0
0
0
x
Table 25.
Power Control register A (PCONA - address B5h) bit description
Bit
Symbol
Description
0
-
Reserved
1
SPD
Serial Port (UART) power-down: When logic 1, the internal clock to the UART is
disabled. Note that in either Power-down mode or Total Power-down mode, the
UART clock will be disabled regardless of this bit.
2
SPPD
SPI power-down: When logic 1, the internal clock to the SPI is disabled. Note that in
either Power-down mode or Total Power-down mode, the SPI clock will be disabled
regardless of this bit.
3
I2PD
I
2
C power-down: When logic 1, the internal clock to the I
2
C-bus is disabled. Note
that in either Power-down mode or Total Power-down mode, the I
2
C clock will be
disabled regardless of this bit.
4
-
Reserved
5
VCPD
Analog Voltage Comparators power-down: When logic 1, the voltage comparators
are powered down. User must disable the voltage comparators prior to setting this
bit.
6
-
Reserved
7
RTCPD
Real-time Clock power-down: When logic 1, the internal clock to the Real-time
Clock is disabled.