UM10147_2
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 02 — 28 April 2008
5 of 134
NXP Semiconductors
UM10147
P89LPC952/954 User manual
1.2 Pin description
Fig 3.
LQFP48 pin configuration
P89LPC954FBD48
V
DD
VREFN
P4.1/TRIG
002aad095
1
2
3
4
5
6
7
8
9
10
11
12
36
35
34
33
32
31
30
29
28
27
26
25
13
14
15
16
17
18
19
20
21
22
23
48
47
46
45
44
43
42
41
40
39
38
37
24
P1.3/INT0/SDA
P1.2/T0/SCL
P1.1/RXD0
P1.0/TXD0
P2.7
P3.1/XTAL1
P3.0/XTAL2/CLKOUT
V
DD
P5.7
P5.6
P5.5
P5.4
P5.3
P5.2
P5.1
P5.0
V
SS
P4.7/TCLK
P4.6
P4.5/TDI
P4.4
P4.3/RXD1
P4.2/TXD1
P4.0
P0.4/CIN1A/KBI4/AD03
P0.5/CMPREF/KBI5
P0.6/CMP1/KBI6
VREFP
P0.7/T1/KBI7
P2.2/MOSI
P2.3/MISO
P2.4/SS
P2.5/SPICLK
P2.6
P1.4/INT1
P1.5/RST
P1.6
V
SS
P1.7/AD04
P2.0/AD07
P2.1/AD06
P0.0/CMP2/KBI0/AD05
P0.1/CIN2B/KBI1/AD00
P0.2/CIN2A/KBI2/AD01
P0.3/CIN1B/KBI3/AD02
Table 1.
Pin description
Symbol
Pin
Type Description
LQFP48
PLCC44
LQFP44
P0.0 to P0.7
I/O
Port 0:
Port 0 is an 8-bit I/O port with a user-configurable
output type. During reset Port 0 latches are configured in the
input only mode with the internal pull-up disabled. The
operation of Port 0 pins as inputs and outputs depends upon
the port configuration selected. Each port pin is configured
independently. Refer to
Section 5.1 “Port configurations”
.
The Keypad Interrupt feature operates with Port 0 pins.
All pins have Schmitt triggered inputs.
Port 0 also provides various special functions as described
below:
P0.0/CMP2/
KBI0/AD05
40
43
37
I/O
P0.0 —
Port 0 bit 0.
O
CMP2 —
Comparator 2 output.
I
KBI0 —
Keyboard input 0.
I
AD05 —
ADC0 channel 5 analog input.