![NXP Semiconductors MSC8113 Скачать руководство пользователя страница 840](http://html1.mh-extra.com/html/nxp-semiconductors/msc8113/msc8113_reference-manual_1721628840.webp)
MSC8113 Reference Manual, Rev. 0
25-70
Freescale Semiconductor
Ethernet Controller
TSTAT is a register the Ethernet controller reads/writes to convey DMA status information.
TFCP
28
0
Transmit Flow Control Pause Frame
Set this bit to transmit a pause frame. If this bit is set, the MAC
stops transmitting data frames when the current transmission
completes. Next, the IEVENT[GTSC] bit generates an
interrupt. With transmission of data frames stopped, the MAC
transmits a MAC control pause frame with the duration value
obtained from the PTV register. The TXC interrupt occurs after
the control pause frame is sent. Next, the MAC clears TFCP
and resumes transmitting data frames. Note that if the
transmitter pauses because of user assertion of GTS or
reception of a pause frame, the MAC may still transmit a MAC
control pause frame.
0
No pause.
1
Stop transmitting data frames
for the specified duration.
—
29–31
0
Reserved. Write to zero for future compatibility.
TSTAT
Transmit Status Register
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
THLT
—
Type
R/W
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-39. TSTAT Bit Descriptions
Bit
Reset
Description
Settings
THLT
0
0
Transmit Halt
The Ethernet controller writes to THLT to inform the user that it
is no longer processing transmit frames and that hardware has
disabled the transmit DMA function. To restart the
transmission function, you must clear this bit by writing a one
to it.
0
No hardware initiated
transmission halt.
1
Ethernet controller
transmission function halted.
—
1–31
0
Reserved. Write to zero for future compatibility.
Table 25-38. TCTRL Bit Descriptions (Continued)
Bit
Reset
Description
Settings
Содержание MSC8113
Страница 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Страница 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Страница 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Страница 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Страница 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Страница 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Страница 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Страница 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Страница 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Страница 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Страница 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Страница 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Страница 544: ...MSC8113 Reference Manual Rev 0 16 46 Freescale Semiconductor Direct Memory Access DMA Controller ...
Страница 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Страница 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Страница 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Страница 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Страница 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Страница 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Страница 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Страница 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...