
Reaction Module (REACM)
MPC5644A Microcontroller Reference Manual, Rev. 6
734
Freescale Semiconductor
NOTE
In order to define RANGE_PWD value it is required to consider that the
Hold-off timer already measured MIN_PWD, thus actually the maximum
allowed pulse width = (M RANGE_PWD). In other words,
RANGE_PWD = (maximum allowed pulse width
MIN_PWD).
IF MIN_PWD = 0x00 or RANGE_PWD = 0x00 no pulse width is
performed.
The CHSR SCDF flag does not set if the pulse was finished by disabling the modulation (i.e., eTPU
channel = 0 or SWMC = 0) or by disabling the channel, CHEN = 00, even if it ended shorter than
MIN_PWD. However this flag can set in some situations that really indicates a short pulse detection but
it is the result of some internal condition of the reaction module. The known situations are listed below:
•
when the shared timer error occurs (TAER flag is set), a narrow pulse can be generated and SCDF
flag is set.
•
when the CHCR CHOFF bit is set, a narrow pulse can be generated and SCDF flag is set.
The CHSR OCDF flag only sets when the channel is enabled (CHEN not null) and the eTPU channel
signal or SWMC is active too. However, the OCDF flag can set in some cases when the CHOFF bit is set.
In this case, this OCDF flag should be disregarded because it is a false indication of the detector.
There can be a conflict of resource allocation if the Hold-off timer is used as the timer for the sequencer
mode SM = 10. In this case it is not possible to detected minimum or maximum pulse widths thus the
monitored modulation is deactivated. Which means the use of the Hold-off timer in the sequence mode has
precedence over the monitored modulation. This configuration is not considered an error though, since it
may occur during one of the phases of a modulation cycle and return to a sequence mode where the
monitored modulation is possible. Thus no flags will be set to signal this conflict condition.
23.7
DMA support
The Reaction Module provides supports for one DMA channel per Reaction Channel. The DMA request
signal is controlled by the DMAEN bit in the Channel Configuration Register
and by the
DMA bit in the Modulation Control Word,
. If the DMAEN = 1 and the DMA = 1 then a
DMA request is issued by the Reaction Channel. Note that the DMA request is deaserted if the DMA done
signal is asserted even though the channel is still pointing to the same Modulation Control Word that
generated the DMA request. In order for a new DMA request be issued after the DMA done is issued, the
Reaction Channel must access a new Modulation Control Word or execute a new modulation cycle
controlled by the timer input signal.
shows the DMA protocol executed by the Reaction
Channel. The DMA request signal is asserted when the Modulation Word 1 is executed by the channel.
This signal remains asserted until a DMA done signal is issued by the DMA controller.
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...