
Memory Protection Unit (MPU)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
267
13.4.2.4.4
MPU Region Descriptor n, Word 3 (MPU_RGDn.Word3)
The fourth word of the MPU region descriptor contains the optional process identifier and mask, plus the
region descriptor’s valid bit.
Table 13-8. MPU_RGDn Word 2 field description
Field
Description
6
M7RE
Bus Master ID 7 (EBI) Read Enable
If set, this flag allows bus master ID 7 to perform read operations. If cleared, any attempted read by bus
master ID 4 terminates with an access error and the read is not performed.
Note:
Bus Master 7 (EBI) is available for Factory Test only.
7
M7WE
Bus Master ID 7 (EBI) Write Enable
If set, this flag allows bus master ID 7 to perform write operations. If cleared, any attempted write by bus
master ID 7 terminates with an access error and the write is not performed.
Note:
Bus Master 7 (EBI) is available for Factory Test only.
6
M6RE
Bus Master ID 6 (FlexRay) Read Enable
If set, this flag allows bus master ID 6 to perform read operations. If cleared, any attempted read by bus
master ID 6 terminates with an access error and the read is not performed.
7
M6WE
Bus Master ID 6 (FlexRay) Write Enable
If set, this flag allows bus master ID 6 to perform write operations. If cleared, any attempted write by bus
master ID 6 terminates with an access error and the write is not performed.
6
M4RE
Bus Master ID 4 (eDMA) Read Enable
If set, this flag allows bus master ID 4 to perform read operations. If cleared, any attempted read by bus
master ID 4 terminates with an access error and the read is not performed.
7
M4WE
Bus Master ID 4 (eDMA) Write Enable
If set, this flag allows bus master ID 4 to perform write operations. If cleared, any attempted write by bus
master ID 4 terminates with an access error and the write is not performed.
bits 8–25 Reserved
26
M0PE
Bus Master ID 0 (Core) Process Identifier Enable. If set, this flag specifies that the process identifier and
mask defined in MPU_RGD
n
.Word3 are to be included in the region hit evaluation. If cleared, the region
hit evaluation does not include the process identifier.
27–28
M0SM
Bus Master ID 0 (Core) Supervisor Mode Access Control
This 2-bit field defines the access controls for bus master ID 0 when operating in supervisor mode. The
M0SM field is defined as:
00 r, w, x = read, write and execute allowed
01 r, –, x = read and execute allowed, but no write
10 r, w, – = read and write allowed, but no execute
11 Same access controls as that defined by M0UM for user mode
29–31
M0UM
Bus Master ID 0 (Core) User Mode Access Control
This 3-bit field defines the access controls for bus master ID 0 when operating in user mode. The M0UM
field consists of three independent bits, enabling read, write, and execute permissions: {r, w, x}. If set, the
bit allows the given access type to occur; if cleared, an attempted access of that mode may be terminated
with an access error (if not allowed by any other descriptor) and the access not performed.
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...