
Enhanced Serial Communication Interface (ESCI)
MPC5644A Microcontroller Reference Manual, Rev. 6
1376
Freescale Semiconductor
If the receiver has
not
detected an overrun and has detected a framing error as described in
Section 31.4.5.3.13, Bit sampling
” the FE flag is set.
If the receiver has
not
detected an overrun and has detected a parity error as described in
Section 31.4.5.3.18, Parity checking
31.4.5.5
Multiprocessor communication
The multiprocessor communication allows one processor to send blocks of frames to other processors on
the same serial link. To avoid the received data interrupt for frames not intended for the processor, the eSCI
receiver can be put into the Wake-up state. If the receiver is in the Wake-up state, the eSCI will still load
the received data into the
, but will not set the RDRF flag and consequently
not request the RDRF interrupt.
The receiver leaves the Wake-up state and clears the RWU bit in the
when
the wake-up pattern configured by WAKE bit in
is received. The eSCI
module supports two types of wake-up patterns, the idle-line wakup pattern and the address-mark wake-up
pattern.
31.4.5.5.1
Idle-Line wake up
The idle-line wake-up mode is selected when the WAKE bit in
is 0. In this
mode, the receiver leaves the wake-up state, when an idle character is detected as described in
Section 31.4.5.3.8, Idle character detection
”. The next received frame is the address frame that contains
address information which can be evaluated by the application. If the application decides not to receive the
frame block, it can set the RWU bit in the
and return the receiver to the
wake-up state.
Figure 31-34. Idle-Line Wake Up
31.4.5.5.2
Address-Mark wake up
The address-mark wake-up mode is selected when the WAKE bit in
If the WAKE bit is set, the address bit is added to the frame format. In this mode, the receiver leaves the
wake-up state, when a data frame with the address bit value of 1 was received. This frame is the address
frame and contains address information which can be evaluated by the application. If the application
decides not to receive the frame block, it can set the RWU bit in the
and
return the receiver to the wake-up state. All data frames that belong to the frame block must have the
address bit cleared.
Figure 31-35. Address-Mark Wake Up
Frame Block
Frame Block
Idle Character
Receiver Wake Up
Address Frame
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...