
MPC555 / MPC556
ELECTRICAL CHARACTERISTICS
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
G-65
G.21.3 MDASM Timing Characteristics
Figure G-44 MDASM Minimum Input Pin Timing Diagram
Table G-24 MDASM Timing Characteristics
(All delays are in IMB clock periods.)
Characteristic
Symbol
Min
Max
Input Modes: (IPWM, IPM, IC, DIS)
MDASM Input Pin Period
t
PPER
4
—
MDASM Pin Low Time
t
PLO
2
—
MDASM Pin High Time
t
PHI
2
—
Input Capture Resolution
t
CAPR
—
2
Input Pin to Counter Bus Capture Delay
t
PCAP
1
3
1
NOTES:
1. If the counter bus capture occurs when the counter bus is changing then the capture is delayed one cycle.
In situations where the counter bus is stable when the input capture occurs the t
PCAP
has a maximum delay
of 2 cycles. (the 1 cycle uncertainty is due to the synchronizer).
Input Pin to Interrupt Flag Delay
t
PFLG
2
3
Input Pin to PIN Delay
t
PIN
1
2
Counter Bus Resolution
t
CBR
—
2
2
2. Maximum resolution is obtained by setting CPSMPSL[3:0] = 0x2 and MDASMSCR_CP[7:0] = 0xFF.
Output Modes: (OC, OPWM)
Output Pulse Width
3
3. Maximum output resolution and pulse width depends on counter (e.g., MMCSM) and MCPSM prescaler set-
tings.
t
PULW
2
—
Compare Resolution
t
COMR
—
2
2
Counter Bus to Pin Change
t
CBP
3
Counter Bus to Interrupt Flag Set.
t
CBFLG
3
f
SYS
MDAI input pin
t
PHI
min
t
PLO
min
t
PPER
min
f
SYS
is the internal IMB clock for the IMB3 bus.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..