
MPC555 / MPC556
ELECTRICAL CHARACTERISTICS
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
G-57
G.18 GPIO Electrical Characteristics
G.19 TPU3 Electrical Characteristics
Table G-18 GPIO Timing
1
(T
A
= T
L
to T
H
)
NOTES:
1. GPIO applies to all pins used as GPIO: SGPIOA[8:31], SQPIOD[0:31], SGPIOC[0:7], QGPIO[0:6], QGPO[1:2],
MPIO[0:15], A_PQA[0:7], B_PQA[0:7], A_PQB[0:7] (inputs only), B_PQB[0:7] (inputs only).
Num
Rating
Symbol
Min
Max
Unit
122
Rise Time
Input
Output
2
(SLR0 of PDMCR = 0), 50 pF to 200 pF Load
Output
2
(SLR0 of PDMCR = 0), up to 20 nF Load
3
Output (SLR0 of PDMCR = 1), up to 50 pF Load
2. This parameter is tested during initial characterization and is not tested in production.
3. Care should be taken to insure that the total power dissipation of the device remain below the absolute maxi-
mum rating under this condition. See
. With a capacitive load > 20 nF (up to 100 nF maximum), the
user must insure that the pin is always configured as an output and set to slow slew rate mode (SLR0 of PD-
MCR = 0). Do not change SLR0 of PDMCR to a 1 under these conditions.
t
ri
t
ro
—
90
2000
3
1
600
7500
25
µ
s
ns
ns
ns
123
Fall Time
Input
Output
2
(SLR0 of PDMCR = 0), 50 pF to 200 pF Load
Output
2
(SLR0 of PDMCR = 0), up to 20 nF Load
3
Output (SLR0 of PDMCR = 1), up to 50 pF Load
t
fi
t
fo
—
90
2000
3
1
600
7500
25
µ
s
ns
ns
ns
Table G-19 TPU3 Timing
(T
A
= T
L
to T
H
)
Num
Rating
Symbol
Min
Max
Unit
124
Slew Rate of TPU Output Channel Valid
1,2
(SLR0 of PDMCR = 0, 50 pF to 200 pF Load)
(SLR0 of PDMCR = 0, up to 20 nF Load)
3
(SLR0 of PDMCR = 1, up to 50 pF Load)
NOTES:
1. AC timing is shown with respect to 10% V
DDH
and 90% V
DDH
levels. Total slew rate from 0 to V
DDH
will be
larger.
2. Timing not valid for external T2CLK input.
3. Care should be taken to insure that the total power dissipation of the device remain below the absolute maxi-
mum rating under this condition. See
. With a capacitive load > 20 nF, the user must insure that the
pin is always configured as an output.
t
CHTOV
92
2000
3
650
7550
25
ns
125
CLKOUT High to TPU Output Channel Hold
t
CHTOH
0
15
ns
126
TPU Input Channel Pulse Width
4
4. t
cyc
is defined as the IMB Clock Period.
t
TIPW
4
—
t
cyc
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..