MPC555 / MPC556
MPC555 / MPC556 INTERNAL MEMORY MAP
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
A-9
Table A-5 DPTRAM (Dual-Port TPU RAM)
Address
Access
Symbol
Register
Size
Reset
0x30 0000
S
DPTMCR
DPT Module Configuration Register.
See
16
S
0x30 0002
T
RAMTST
Test register, factory test only.
16
S
0x30 0004
S
1
NOTES:
1. Entire register is write-once.
RAMBAR
RAM Array Address Register.
See
16
S
0x30 0006
S,
read only
MISRH
Multiple Input Signature Register High.
See
18.3.4 MISR High (MISRH) and MISR
for bit descriptions.
16
S
0x30 0008
S,
read only
MISRL
Multiple Input Signature Register Low.
See
18.3.4 MISR High (MISRH) and MISR
for bit descriptions.
16
S
0x30 000A
S,
read only
MISCNT
MISC Counter.
See
for bit
descriptions.
16
S
Table A-6 DPTRAM Array
Address
Access
Symbol
Register
Size
Reset
0x30 2000 –
0x30 37FF
U, S
1
NOTES:
1. Access to the DPTRAM array through the IMB3 bus is disabled once bit 5 (EMU) of either TPUMCR is set.
DPTRAM Array
—
—
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..