MPC555
/
MPC556
SIGNAL DESCRIPTIONS
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
2-3
Figure 2-2 MPC555 / MPC556 Pinout Data
M
PC
555
Ba
ll Map
1
234567
8
9
1
0
1
1
1
2
1
3
1
4
1
5
1
6
1
7
1
8
1
9
2
0
A
VDDH
A_
T
P
UCH1
A_
T
P
UCH
4
A
_
T
PUCH8
A_
T
P
UCH1
2
A
_
T
P
UCH1
5
V
RL
A
A
N0
_
P
QB
0
A
A
N
4
8
_
P
Q
B4
A
A
N
52_P
Q
A
0
A
A
N
54_
PQ
A
2
BA
N
0_P
Q
B
0
B
A
N
2_P
Q
B
2
B
A
N
3_P
Q
B
3
B
A
N
51_
PQ
B
7
V
D
D
H
M
D
A11
M
D
A
12
M
D
A
1
3
V
D
D
H
B
B_
T
2
CL
K
V
DDH
A_
T
P
UCH
6
A
_
T
P
UCH1
0
A_
T
P
UC
H
1
1
A_
TP
UCH1
4
V
R
HA
A
N
3
_
PQ
B3
A
AN
4
9
_
PQ
B
5
AA
N
53_P
Q
A
1
AA
N
57_
P
Q
A
5
BA
N
1_P
Q
B
1
B
A
N
48_
P
QB
4B
A
N
5
2
_
P
QA0
B
A
N
54_
PQ
A
2
E
TR
IG
2
M
D
A
14
M
D
A
1
5V
D
D
HM
D
A
2
8
C
B_
T
P
UCH1
5
A
_
T
2
C
L
K
A_
T
P
UCH
3
A
_
T
PUCH7
A_
T
P
UCH9
A_
TP
UCH1
3
V
DD
A
A
AN2
_
P
QB
2
A
A
N
5
1
_
P
Q
B7
A
A
N
56_P
Q
A
4
A
A
N
59_
PQ
A
7
BA
N
49_
PQ
B
5
BA
N
53_
PQ
A
1
BA
N
56_
PQ
A
4
BA
N
57_
PQ
A
5
E
T
R
IG
1
M
D
A27
M
D
A
29
M
D
A
3
0
M
D
A
31
D
B
_
T
P
UCH1
1
B
_
T
P
UCH1
3
A
_
T
P
UCH
0
A
_
T
PUCH2
A_
T
P
UCH5
VDDI
VS
SA
A
A
N1
_
P
QB
1
A
A
N
5
0
_
PQ
B
6
AA
N
55_P
Q
A
3
AA
N
58_
PQ
A
6
BA
N
5
0
_P
QB6
B
AN5
5
_
P
Q
A3
B
AN5
8
_P
QA6
B
AN5
9
_
P
Q
A7
V
DDI
VDD
L
M
P
W
M
1
M
P
W
M
2
M
P
W
M
3
E
B_
T
P
UCH
7
B_
TP
UCH1
0
B
_
T
PUCH1
4
V
D
D
L
M
P
W
M
0
M
PW
M
1
7
M
PW
M
1
9M
P
IO
6
F
B_
T
P
UCH
5
B_
T
PU
C
H6
B_
T
P
UCH
8
B
_
T
P
UCH1
2
MP
WM
1
6
MP
W
M
1
8
MP
IO
7
M
P
IO9
G
B_
T
P
UCH
2
B
_
T
PUCH3
B_
T
P
UCH
4
B
_
T
PUCH9
M
P
IO
5
M
P
IO
8
M
P
IO
1
1
M
P
IO
1
2
H
B_
T
P
UCH
1
B_
T
PU
C
H0
B
_
CN
RX
0
B_
C
NT
X0
MP
IO
1
0
M
PI
O1
5
M
P
IO1
4
M
P
IO1
3
J
T
C
K_
DSCK
TD
O
_
DSDO
TRS
T
_
B
VDD SR
AM
V
SS
V
SS
V
SS
V
SS
VF2
_
M
PI
O
2
VF
LS
0
_M
PI
O
3
VF0
_
M
PI
O0
VF
1 _
M
PI
O1
K
T
M
S
T
DI
_
D
SDI
S
G
P
_
F
RZ
VD
DL
V
S
S
V
SS
V
S
S
V
SS
VDD
L
V
FL
S1
_M
PI
O
4
A
_
C
N
TX
0
A
_
CNR
X0
L
IW
P
1
_V
FLS
IW
P
0
_
VF
LS
IR
Q
3
B
_S
G
P
IR
Q
4
B
_S
G
P
VS
S
VS
S
VS
S
VS
S
PC
S
1
_
QGP
PC
S0
_Q
G
P
MI
S
O _
QGP
4
MO
S
I _
Q
G
P
5
M
IR
Q0
B
_
S
GP
IR
Q
1
B
_S
G
P
IR
Q
2
B
_S
G
P
SGP
_
IR
Q
O
UT
B
VS
S
VS
S
VS
S
VS
S
PC
S
3
_
QGP
PC
S2
_Q
G
P
E
C
K
S
CK_
QGP6
N
W
EB_
AT
[0
]
B
RB_
IW
P
2
B
GB_
L
W
P1
BBB
_I
W
P
3
N
o
te
: T
h
e
p
inout
is
a
t
op dow
n
vi
ew
of
t
he package.
RXD1
_
QGP
I
TX
D
1
_
QGPO
RXD
2
_
QGPI
TX
D
2
_
QGPO
P
WE
B
_
AT
[1
]
W
EB_
AT
[2
]
W
EB_
AT
[3
]
C
S
0
B
VP
P
E
PE
E
VS
S
F
VD
D
H
R
R
D
_
W
R
B
C
S3B
C
S2
B
C
S1B
VDDL
VDDF
X
F
C
V
DDS
YN
T
OEB
T
EA
B
T
S
IZ1
VDD
L
V
DDI
KA
PW
R
V
SSS
YN
EX
TA
L
U
TS
IZ
0
T
AB
T
S
B
B
DI
PB
V
DDI
Ad
d
r_
S
G
P
3
1
A
ddr
_ S
G
P3
0
A
ddr
_ SG
P28
A
ddr
_ S
G
P
2
9V
D
D
L
D
a
ta
_ S
G
P2
9
D
at
a
_
S
G
P2
7
D
at
a_ S
G
P2
5
D
at
a
_
S
G
P2
3
V
D
D
L
D
a
ta
_
SGP
2
0
RCF
B_
TX
P
E
XT
CL
K
E
CK
_
B
UCK
X
T
A
L
V
BU
R
S
TB
B
IB_
ST
SB
A
ddr
_
SG
P11
A
ddr
_ SG
P
1
0
A
ddr
_
SG
P
9
A
ddr
_
SG
P
8
A
ddr
_
SG
P22
A
ddr
_
SG
P27
D
at
a
_
S
G
P
3
1
D
at
a
_
SG
P30
D
at
a
_
S
G
P
2
8
D
at
a
_
SG
P26
D
at
a
_
S
G
P2
4
D
at
a
_
S
G
P22
D
a
ta_
SGP
2
1
D
a
ta_
SGP
1
9
D
a
ta
_
SGP
1
8
C
L
K
OUT
P
O
R
ESE
TB
SRE
SET
B
W
A
d
dr
_
SG
P12
V
D
D
H
A
d
dr
_
SG
P14
A
ddr
_ SG
P1
6
A
ddr
_ S
G
P18
A
ddr
_ SG
P2
0
A
ddr
_ S
G
P23
A
ddr
_ SG
P26
D
at
a_
SG
P
1
D
a
ta
_
SG
P3
D
a
ta
_ SG
P
5
D
a
ta
_
S
G
P7
D
a
ta
_ SG
P
9
D
a
ta
_ S
G
P1
1
D
at
a
_
SGP
1
3
Da
ta
_
S
G
P1
5
D
at
a_ S
G
P1
7
IR
Q
5
B
_
S
G
P
V
DDH
HRES
E
T
B
Y
VD
D
H
A
ddr
_
S
GP
1
3
A
d
dr
_ S
G
P15
A
ddr
_ SG
P1
7
A
ddr
_ S
G
P19
A
ddr
_ SG
P2
1
A
ddr
_ S
G
P2
4
A
ddr
_
SG
P25
D
at
a
_
SG
P
0
D
a
ta
_
SG
P2
D
a
ta
_ SG
P
4
D
a
ta
_
SG
P6
D
a
ta
_
SG
P8
D
a
ta
_ S
G
P1
0
D
at
a_ S
G
P1
2
Da
ta
_
SGP
1
4
D
at
a_ S
G
P1
6
IR
Q
6
B
_
m
ck2
IR
Q
7
B
_
m
ck3
V
D
D
H
VDDH
=3 vol
t pow
er (I
/O)
VDDi
=3 vo
lt pow
er (i
ntern
al)
VSS
=groun
d
VDDH
=5 v
olt pow
er
=
Mi
s
c
po
we
r
y Dees
S
ubstr
ate 9/3
0/97a
21 Novem
ber
1
997
Vers
ion 1
0.2
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..