
MPC555
/
MPC556
EXTERNAL BUS INTERFACE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
9-50
mum number of wait states for such access is two clocks. The accesses in these
figures are valid for both peripheral mode and slave mode.
Figure 9-36 Peripheral Mode: External Master Reads
from MPC555
/
MPC556 — Two Wait States
CLKOUT
ADDR[0:31]
TS (input)
BR (input)
BG
BB
Data
TA (output)
RD/WR
Receive Bus Grant and Bus Busy Negated
Assert BB, Drive Address and Assert TS
DATA is valid
BURST
TSIZ[0:1]
Minimum 2 Wait States
BDIP
Use the Internal Arbiter
O
O
O
O
O
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..