MPC555
/
MPC556
EXTERNAL BUS INTERFACE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
9-13
Figure 9-8 Single Beat Basic Write Cycle Timing, Zero Wait States
CLKOUT
ADDR[0:31]
TS
BR
BG
BB
Data
TA
RD/WR
Receive bus grant and bus busy negated
Assert BB, drive address and assert TS
Data is sampled
BURST, BDIP
TSIZ[0:1]
O
O
O
O
O
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..