MPC555
/
MPC556
CENTRAL PROCESSING UNIT
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
3-9
Table 3-2 Supervisor-Level SPRs
SPR Number
(Decimal)
Special-Purpose Register
18
DAE/Source Instruction Service Register (DSISR)
See
3.9.2 DAE/Source Instruction Service Register
19
Data Address Register (DAR)
See
3.9.3 Data Address Register (DAR)
for bit descrip-
tions.
22
Decrementer Register (DEC)
See
3.9.5 Decrementer Register (DEC)
tions.
26
Save and Restore Register 0 (SRR0)
See
3.9.6 Machine Status Save/Restore Register 0
for bit descriptions.
27
Save and Restore Register 1 (SRR1)
See
3.9.7 Machine Status Save/Restore Register 1
for bit descriptions.
80
External Interrupt Enable (EIE)
1
See
3.9.10.1 EIE, EID, and NRI Special-Purpose Reg-
81
External Interrupt Disable (EID)
See
3.9.10.1 EIE, EID, and NRI Special-Purpose Reg-
82
Non-Recoverable Interrupt (NRI)
See
3.9.10.1 EIE, EID, and NRI Special-Purpose Reg-
272
SPR General 0 (SPRG0)
See
3.9.8 General SPRs (SPRG0–SPRG3)
for bit de-
scriptions.
273
SPRGeneral 1 (SPRG1)
See
3.9.8 General SPRs (SPRG0–SPRG3)
for bit de-
scriptions.
274
SPR General 2 (SPRG2)
See
3.9.8 General SPRs (SPRG0–SPRG3)
for bit de-
scriptions.
275
SPR General 3 (SPRG3)
See
3.9.8 General SPRs (SPRG0–SPRG3)
for bit de-
scriptions.
284
Time Base Lower – Write (TBL)
See
for bit descriptions.
285
Time Base Upper – Write (TBU)
See
for bit descriptions.
287
Processor Version Register (PVR)
See
for bit descriptions.
528
IMPU Global Region Attribute (MI_GRA)
See
536
L2U Global Region Attribute (L2U_GRA)1
See
for bit descriptions.
560
BBC Module Configuration Register (BBCMCR)1
See
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..