Chapter 8 LCD Module (S08LCDLPV1)
MC9S08LG32 MCU Series, Rev. 5
174
Freescale Semiconductor
9.4
Functional Description
This section provides a complete functional description of the LCD block, detailing the operation of the
design from the end-user perspective.
Before enabling the LCD module by asserting the LCDEN bit in the LCDC0 register, configure the LCD
module based on the end application requirements. Out of reset, the LCD module is configured with
default settings, but these settings are not optimal for every application.
The LCD module provides several versatile configuration settings and options to support varied
implementation requirements, including:
•
Frame frequency
LCDWF40
R
BPHLCD40 BPGLCD40 BPFLCD40 BPELCD40 BPDLCD40 BPCLCD40 BPBLCD40 BPALCD40
W
Reset
Indeterminate after reset
LCDWF41
R
BPHLCD41 BPGLCD41 BPFLCD41 BPELCD41 BPDLCD41 BPCLCD41 BPBLCD41 BPALCD41
W
Reset
Indeterminate after reset
LCDWF42
R
BPHLCD42 BPGLCD42 BPFLCD42 BPELCD42 BPDLCD42 BPCLCD42 BPBLCD42 BPALCD42
W
Reset
Indeterminate after reset
LCDWF43
R
BPHLCD43 BPGLCD43 BPFLCD43 BPELCD43 BPDLCD43 BPCLCD43 BPBLCD43 BPALCD43
W
Reset
Indeterminate after reset
LCDWF44
R
BPHLCD44 BPGLCD44 BPFLCD44 BPELCD44 BPDLCD44 BPCLCD44 BPBLCD44 BPALCD44
W
Reset
Indeterminate after reset
Table 9-10. LCDWF Field Descriptions
Field
Description
BP[y]LCD[x]
Segment-on
-
Frontplane Operation
— If the LCD[x] pin is enabled and configured to operate as a frontplane,
the BP[y]LCD[x] bit in the LCDWF registers controls the on/off state for the LCD segment connected between
LCD[x] and BP[y].BP[y] corresponds to an LCD[44:0] pin enabled and configured to operate as a backplane that
is active in phase [y]. Asserting BP[y]LCD[x] displays (turns on) the LCD segment connected between LCD[x]
and BP[y].
0 LCD segment off
1 LCD segment on
Segment-on-Backplane Operation
— If the LCD[x] pin is enabled and configured to operate as a backplane,
the BP[y] LCD[x] bit in the LCDWF registers controls the phase (A-H) in which the LCD[x] pin is active.Backplane
phase assignment is done using this method.
0 LCD backplane inactive for phase[y]
1 LCD backplane active for phase[y].
Figure 9-11. LCD Waveform Registers (LCDWF[44:0]) (continued)
Содержание MC9S08LG16
Страница 2: ......
Страница 4: ......
Страница 8: ......
Страница 20: ......
Страница 26: ...Chapter 1 Device Overview MC9S08LG32 MCU Series Rev 5 26 Freescale Semiconductor...
Страница 40: ...Chapter 2 Pins and Connections MC9S08LG32 MCU Series Rev 5 40 Freescale Semiconductor...
Страница 96: ...Chapter 5 Resets Interrupts and General System Control MC9S08LG32 MCU Series Rev 5 96 Freescale Semiconductor...
Страница 296: ...Chapter 12 Serial Peripheral Interface S08SPIV4 MC9S08LG32 MCU Series Rev 5 296 Freescale Semiconductor...
Страница 372: ......