UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
100 of 515
NXP Semiconductors
UM11029
Chapter 8: LPC84x System configuration (SYSCON)
8.6.22 System clock control 1 register
The SYSAHBCLKCTRL1 register enables the clocks to peripheral blocks.
8.6.23 Peripheral reset control 0 register
The PRESET0CTRL register allows software to reset specific peripherals. A zero in any
assigned bit in this register resets the specified peripheral. A 1 clears the reset and allows
the peripheral to operate.
31
UART4
Enable clock for UART4
0
0
Disable
1
Enable
Table 146. System clock control 0 register (SYSAHBCLKCTRL0, address 0x4004 8080) bit
description
…continued
Bit
Symbol
Value
Description
Reset
value
Table 147. System clock control 1 register (SYSAHBCLKCTRL1, address 0x4004 8084) bit
description
Bit
Symbol
Value
Description
Reset
value
0
-
Reserved
0
1
DAC1
Enables clock for DAC1.
0
0
Disable
1
Enable
31:2
-
Reserved
-
Table 148. Peripheral reset control 0 register (PRESETCTRL0, address 0x4004 8088) bit description
Bit
Symbol
Value
Description
Reset
value
3:0
-
Reserved
1
4
FLASH_RST_N
Flash controller reset control
1
0
Assert the flash controller reset.
1
Clear the flash controller reset.
5
I2C0_RST_N
I
2
C0 reset control
1
0
Assert the I
2
C0 reset.
1
Clear the I
2
C0 reset.
6
GPIO0_RST_N
GPIO0 reset control
1
0
Assert the GPIO0 reset
1
Clear the GPIO0 reset.
7
SWM_RST_N
SWM reset control
1
0
Assert the SWM reset.
1
Clear the SWM reset.
8
SCT_RST_N
SCT reset control
1
0
Assert the SCT reset.
1
Clear the SCT reset.