
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
94 of 487
NXP Semiconductors
UM10800
Chapter 8: LPC82x I/O configuration (IOCON)
[1]
The analog pad is enabled when the analog function is selected in the switch matrix through the
PINENABLE register.
8.5.1 PIO0_17 register
PIO0_18
0x078
no
yes
yes
no
PIO0_19
0x074
no
yes
yes
no
PIO0_20
0x070
no
yes
yes
no
PIO0_21
0x06C
no
yes
yes
no
PIO0_22
0x068
no
yes
yes
no
PIO0_23
0x064
no
yes
yes
no
PIO0_24
0x060
no
no
yes
no
PIO0_25
0x05C
no
no
yes
no
PIO0_26
0x058
no
no
yes
no
PIO0_27
0x054
no
no
yes
no
PIO0_28
0x050
no
no
yes
no
Table 82.
I/O configuration registers ordered by pin name
Name
Address
offset
True
open-drain
Analog
[1]
Digital
filter
High-drive
output
Reference
Table 83.
PIO0_17 register (PIO0_17, address 0x4004 4000) bit description
Bit
Symbol
Value
Description
Reset
value
2:0
-
Reserved.
0
4:3
MODE
Selects function mode (on-chip pull-up/pull-down resistor
control).
0b10
0x0
Inactive (no pull-down/pull-up resistor enabled).
0x1
Pull-down resistor enabled.
0x2
Pull-up resistor enabled.
0x3
Repeater mode.
5
HYS
Hysteresis.
0
0
Disable.
1
Enable.
6
INV
Invert input
0
0
Input not inverted (HIGH on pin reads as 1; LOW on pin reads
as 0).
1
Input inverted (HIGH on pin reads as 0, LOW on pin reads as
1).
9:7
-
-
Reserved.
0b001
10
OD
Open-drain mode.
0
0
Disable.
1
Open-drain mode enabled.
Remark:
This is not a true open-drain mode.