
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
264 of 487
NXP Semiconductors
UM10800
Chapter 16: LPC82x SCTimer/PWM
16.6.1 Register functional grouping
Most SCT registers either configure an event or select an event for a specific action of the
counter (or counters) and outputs.
shows the registers and register bits that can
be configured for each event.
-
-
0x220 to 0x2FF Reserved
-
-
EV0_STATE
R/W
0x300
SCT event state register 0
0x0000 0000
EV0_CTRL
R/W
0x304
SCT event control register 0
0x0000 0000
EV1_STATE
R/W
0x308
SCT event state register 1
0x0000 0000
EV1_CTRL
R/W
0x30C
SCT event control register 1
0x0000 0000
EV2_STATE
R/W
0x310
SCT event state register 2
0x0000 0000
EV2_CTRL
R/W
0x314
SCT event control register 2
0x0000 0000
EV3_STATE
R/W
0x318
SCT event state register 3
0x0000 0000
EV3_CTRL
R/W
0x31C
SCT event control register 3
0x0000 0000
EV4_STATE
R/W
0x320
SCT event state register 4
0x0000 0000
EV4_CTRL
R/W
0x324
SCT event control register4
0x0000 0000
EV5_STATE
R/W
0x328
SCT event state register 5
0x0000 0000
EV5_CTRL
R/W
0x32C
SCT event control register 5
0x0000 0000
EV6_STATE
R/W
0x330
SCT event state register 6
0x0000 0000
EV6_CTRL
R/W
0x334
SCT event control register 6
0x0000 0000
EV7_STATE
R/W
0x338
SCT event state register 7
0x0000 0000
EV7_CTRL
R/W
0x33C
SCT event control register 7
0x0000 0000
-
-
0x340 to 0x4FF Reserved
-
-
OUT0_SET
R/W
0x500
SCT output 0 set register
0x0000 0000
OUT0_CLR
R/W
0x504
SCT output 0 clear register
0x0000 0000
OUT1_SET
R/W
0x508
SCT output 1 set register
0x0000 0000
OUT1_CLR
R/W
0x50C
SCT output 1 clear register
0x0000 0000
OUT2_SET
R/W
0x510
SCT output 2 set register
0x0000 0000
OUT2_CLR
R/W
0x514
SCT output 2 clear register
0x0000 0000
OUT3_SET
R/W
0x518
SCT output 3 set register
0x0000 0000
OUT3_CLR
R/W
0x51C
SCT output 3 clear register
0x0000 0000
OUT4_SET
R/W
0x520
SCT output 4 set register
0x0000 0000
OUT4_CLR
R/W
0x524
SCT output 4 clear register
0x0000 0000
OUT5_SET
R/W
0x528
SCT output 5 set register
0x0000 0000
OUT5_CLR
R/W
0x52C
SCT output 5 clear register
0x0000 0000
Table 222. Register overview: State Configurable Timer SCT/PWM (base address 0x5000 4000)
…continued
Name
Access Address
offset
Description
Reset value
Reference