
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
228 of 487
NXP Semiconductors
UM10800
Chapter 14: LPC82x SPI0/1
Fig 29. Examples of data stalls
Transmitter stall: CPHA = 0, Frame _delay = 0, Pre_delay = 0, Post_delay = 0, 2 clock stall
Mode 2 (CPOL = 1) SCK
Mode 0 (CPOL = 0) SCK
MISO
MOSI
Second data frame
Receiver stall: CPHA = 1, Frame _delay = 0, Pre_delay = 0, Post_delay = 0, 2 clock stall
MISO
MOSI
Mode 1 (CPOL = 0) SCK
Mode 3 (CPOL = 1) SCK
Second data frame
First data frame
First data frame
Receiver stall: CPHA = 0, Frame _delay = 0, Pre_delay = 0, Post_delay = 0, 2 clock stall
Mode 2 (CPOL = 1) SCK
Mode 0 (CPOL = 0) SCK
MISO
MOSI
Second data frame
First data frame
MSB
MSB
LSB
MSB
MSB
LSB
MSB
MSB
LSB
LSB
MSB
MSB
LSB
LSB
LSB
LSB
MSB
MSB
LSB
LSB
MSB
MSB
LSB
LSB