
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
164 of 487
NXP Semiconductors
UM10800
Chapter 12: LPC82x DMA controller
12.3.4 DMA in sleep mode
The DMA can operate and access all SRAM blocks in sleep mode.
12.4 Pin description
The DMA controller has no configurable pins.
12.5 General description
12.5.1 DMA requests and triggers
An operation on a DMA channel can be initiated by either a DMA request or a trigger
event. DMA requests come from peripherals and specifically indicate when a peripheral
either needs input data to be read from it, or that output data may be sent to it. DMA
requests are created by the UART, SPI, and I2C peripherals.
Fig 19. DMA block diagram
Configuration
AHB slave
interface
IRQ
complete
Arbiter
AHB
master
interface
active
clear
DMA
trigge rs
DMA
reque sts
Destination
address fetch
address cache
Source
address fetch
address cache
Control
Source
data
Destination
data
Reload
DMA_ITRIG_PINMUX0
18
9
DMA
trigge rs
DMA_ITRIG_PINMUX17
9
0
17
Channel