DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
35 of 313
NXP Semiconductors
UM10601
Chapter 4: LPC800 System configuration (SYSCON)
4.6.30 Deep-sleep mode configuration register
The bits in this register (BOD_PD and WDTOSC_OD) can be programmed to control
aspects of Deep-sleep and Power-down modes. The bits are loaded into corresponding
bits of the PDRUNCFG register when Deep-sleep mode or Power-down mode is entered.
Remark:
Hardware forces the analog blocks to be powered down in Deep-sleep and
Power-down modes. An exception are the exception of BOD and watchdog oscillator,
which can be configured to remain running through this register. The WDTOSC_PD value
written to the PDSLEEPCFG register is overwritten if the LOCK bit in the WWDT MOD
register (see
) is set. See
for details.
4.6.31 Wake-up configuration register
This register controls the power configuration of the device when waking up from
Deep-sleep or Power-down mode.
15
WKT
Self wake-up timer interrupt wake-up
0
0
Disabled
1
Enabled
31:16
Reserved.
-
Table 34.
Start logic 1 interrupt wake-up enable register (STARTERP1, address 0x4004
8214) bit description
…continued
Bit
Symbol
Value
Description
Reset
value
Table 35.
Deep-sleep configuration register (PDSLEEPCFG, address 0x4004 8230) bit
description
Bit
Symbol
Value Description
Reset value
2:0
Reserved.
0b111
3
BOD_PD
BOD power-down control for Deep-sleep and
Power-down mode
1
0
Powered
1
Powered down
5:4
Reserved.
11
6
WDTOSC_PD
Watchdog oscillator power-down control for
Deep-sleep and Power-down mode. Changing
this bit to powered-down has no effect when the
LOCK bit in the WWDT MOD register is set. In
this case, the watchdog oscillator is always
running.
1
0
Powered
1
Powered down
15:7
-
Reserved
0b111111111
31:7
-
-
Reserved
0