DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
34 of 313
NXP Semiconductors
UM10601
Chapter 4: LPC800 System configuration (SYSCON)
4.6.29 Start logic 1 interrupt wake-up enable register
This register selects which interrupts wake the LPC800 from deep-sleep and power-down
modes.
Remark:
Also enable the corresponding interrupts in the NVIC. See
of interrupt sources to the NVIC”
Table 34.
Start logic 1 interrupt wake-up enable register (STARTERP1, address 0x4004
8214) bit description
Bit
Symbol
Value
Description
Reset
value
0
SPI0
SPI0 interrupt wake-up
0
0
Disabled
1
Enabled
1
SPI1
SPI1 interrupt wake-up
0
0
Disabled
1
Enabled
2
-
Reserved
-
3
USART0
USART0 interrupt wake-up. Configure USART
in synchronous slave mode.
0
0
Disabled
1
Enabled
4
USART1
USART1 interrupt wake-up. Configure USART
in synchronous slave mode.
0
0
Disabled
1
Enabled
5
USART2
USART2 interrupt wake-up. Configure USART
in synchronous slave mode.
0
0
Disabled
1
Enabled
7:6
-
Reserved
-
8
I2C
I2C interrupt wake-up.
0
0
Disabled
1
Enabled
11:9
-
Reserved
-
12
WWDT
WWDT interrupt wake-up
0
0
Disabled
1
Enabled
13
BOD
BOD interrupt wake-up
0
0
Disabled
1
Enabled
14
-
Reserved
-