UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
103 of 464
NXP Semiconductors
UM10850
Chapter 8: LPC5410x Input multiplexing (INPUT MUX)
8.6.1 Pin interrupt select registers
Each of these 8 registers selects one pin from among ports 0 and 1 as the source of a pin
interrupt or as the input to the pattern match engine. To select a pin for any of the 8 pin
interrupts or pattern match engine inputs, write the GPIO port pin number as 0 to 31 for
pins PIO0_0 to PIO0_31 to the INTPIN bits. Port 1 pins correspond to pin numbers 32 to
63. For example, setting INTPIN to 0x5 in PINTSEL0 selects pin PIO0_5 for pin interrupt
0. To determine the GPIO port pin number for a given device package, see the pin
description table in the data sheet.
Each of the pin interrupts must be enabled in the NVIC (see
) before it becomes
active.
To use the selected pins for pin interrupts or the pattern match engine, see
.
DMA_OTRIG_INMUX3
R/W
0x14C
DMA output trigger selection to become DMA trigger 19
0x1F
FREQMEAS_REF
R/W
0x160
Clock selection for frequency measurement function
reference clock
0x1F
FREQMEAS_TARGET
R/W
0x164
Clock selection for frequency measurement function
target clock
0x1F
Table 124. Register overview: Input multiplexing (base address 0x4005 0000)
…continued
Name
Access Offset
Description
Reset
value
Reference
Table 125. Address map PINTSEL[0:7] registers
Peripheral
Base address
Offset
Increment
Dimension
INPUTMUX
0x4005 0000
[0x0C0:0x0DC]
0x4
8
Table 126. Pin interrupt select registers (PINTSEL[0:7], address offsets [0x0C0:0x0DC]) bit
description
Bit
Symbol
Description
Reset value
7:0
INTPIN
Pin number select for pin interrupt or pattern match engine input.
(PIO0_0 to PIO1_31 correspond to numbers 0 to 63).
0
31:8
-
Reserved
-