![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1056](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271056.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1056 of 1441
NXP Semiconductors
UM10503
Chapter 33: LPC43xx/LPC43Sxx Motor Control PWM (MOTOCONPWM)
33.7.11.3 MCPWM Interrupt Flags clear address
Writing one(s) to this write-only address sets the corresponding bit(s) in INTF, thus
clearing the corresponding interrupt request(s). This is typically done in interrupt service
routines.
33.7.12 MCPWM Capture clear address
Writing ones to this write-only address clears the selected CAP register(s).
Table 823. MCPWM Interrupt Flags clear address (INTF_CLR - 0x400A 0070) bit description
Bit
Symbol
Description
Reset
value
0
ILIM0_F_CLR
Writing a one clears the corresponding bit in the INTF register,
thus clearing the corresponding interrupt request.
-
1
IMAT0_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
2
ICAP0_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
3
-
Reserved.
-
4
ILIM1_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
5
IMAT1_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
6
ICAP1_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
7
-
Reserved.
-
8
ILIM2_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
9
IMAT2_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
10
ICAP2_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
14:11
-
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
15
ABORT_F_CLR
Writing a one clears the corresponding bit in INTEN, thus
disabling the interrupt.
-
31:16
-
Reserved.
-
Table 824. MCPWM Capture clear address (CAP_CLR - 0x400A 0074) bit description
Bit
Symbol
Description
0
CAP_CLR0
Writing a 1 to this bit clears the CAP0 register.
1
CAP_CLR1
Writing a 1 to this bit clears the CAP1 register.
2
CAP_CLR2
Writing a 1 to this bit clears the CAP2 register.
31:3
-
Reserved