DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
464 of 571
NXP Semiconductors
UM10316
Chapter 27: LPC29xx Quadrature Encoder Interface (QEI)
5.
Pin description
6.
Register description
6.1 Register summary
Table 385. QEI pin description
Pin name
I/O
Description
PHA
I
PHB
I
IDX
I
Table 386. Register summary
Symbol
Address
R/W
Description
Control registers
QEICON
0xE00C 9000
W
Control register
QEISTAT
0xE00C 9004
R
Encoder status register
QEICONF
0xE00C 9008
R/W
Configuration register
Position, index, and timer registers
QEIPOS
0xE00C 900C
R
Position register
QEIMAXPSOS
0xE00C 9010
R/W
Maximum position register
CMPOS0
0xE00C 9014
R/W
position compare register 0
CMPOS1
0xE00C 9018
R/W
position compare register 1
CMPOS2
0xE00C 901C
R/W
position compare register 2
INXCNT
0xE00C 9020
R
Index count register
INXCMP
0xE00C 9024
R/W
Index compare register
QEILOAD
0xE00C 9028
R/W
Velocity timer reload register
QEITIME
0xE00C 902C
R
Velocity timer register
QEIVEL
0xE00C 9030
R
Velocity counter register
QEICAP
0xE00C 9034
R
Velocity capture register
VELCOMP
0xE00C 9038
R/W
Velocity compare register
FILTER
0xE00C 903C
R/W
Digital filter register
Interrupt registers
QEIIES
0xE00C 9FDC
W
Interrupt enable set register
QEIIEC
0xE00C 9FD8
W
Interrupt enable clear register
QEIINTSTAT
0xE00C 9FE0
R
Interrupt status register
QEIIE
0xE00C 9FE4
R
Interrupt enable register
QEICLR
0xE00C 9FE8
W
Interrupt status clear register
QEISET
0xE00C 9FEC
W
Interrupt status set register