UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
238 of 362
NXP Semiconductors
UM10208
Chapter 17: LPC2800 USB Device
8.36 USB DMA Interrupt Enable Register (UDMAIntEn - 0x8004 0418)
Zero bits written to this register have no effect.
8.37 USB DMA Interrupt Disable Register (UDMAIntDis - 0x8004 0420)
Zero bits written to this register have no effect.
Table 265. USB DMA Interrupt Enable Register (UDMAIntEn - 0x8004 0418)
Bit
Symbol
Description
Reset
value
0
-
Reserved, software should not write ones to reserved bits. The
values read from reserved bits is not defined.
-
1
CH0IEOTEn Write a 1 to this bit to enable EOT interrupts for DMA channel 0.
When this register is read, a 1 in this bit indicates that EOT
interrupts are enabled for DMA channel 0.
0
2
CH0IErrorEn Write a 1 to this bit to enable Error interrupts for DMA channel 0.
When this register is read, a 1 in this bit indicates that Error
interrupts are enabled for DMA channel 0.
0
4:3
-
Reserved, software should not write ones to reserved bits. The
values read from reserved bits is not defined.
-
5
CH1IEOTEn Write a 1 to this bit to enable EOT interrupts for DMA channel 1.
When this register is read, a 1 in this bit indicates that EOT
interrupts are enabled for DMA channel 1.
0
6
CH1IErrorEn Write a 1 to this bit to enable Error interrupts for DMA channel 1.
When this register is read, a 1 in this bit indicates that Error
interrupts are enabled for DMA channel 1.
0
31:7
-
Reserved, software should not write ones to reserved bits. The
values read from reserved bits is not defined.
-
Table 266. USB DMA Interrupt Disable Register (UDMAIntDis - 0x8004 0420)
Bit
Symbol
Description
Reset
value
0
-
Reserved, software should not write ones to reserved bits. The
values read from reserved bits is not defined.
-
1
CH0IEOTDis Write a 1 to this bit to disable EOT interrupts for DMA channel 0.
When this register is read, a 1 in this bit indicates that EOT
interrupts are disabled for DMA channel 0.
0
2
CH0IErrorDis Write a 1 to this bit to disable Error interrupts for DMA channel 0.
When this register is read, a 1 in this bit indicates that Error
interrupts are disabled for DMA channel 0.
0
4:3
-
Reserved, software should not write ones to reserved bits. The
values read from reserved bits is not defined.
-
5
CH1IEOTDis Write a 1 to this bit to disable EOT interrupts for DMA channel 1.
When this register is read, a 1 in this bit indicates that EOT
interrupts are disabled for DMA channel 1.
0
6
CH1IErrorDis Write a 1 to this bit to disable Error interrupts for DMA channel 1.
When this register is read, a 1 in this bit indicates that Error
interrupts are disabled for DMA channel 1.
0
31:7
-
Reserved, software should not write ones to reserved bits. The
values read from reserved bits is not defined.
-