
UM10375
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 3 — 14 June 2011
122 of 368
NXP Semiconductors
UM10375
Chapter 8: LPC13xx Pin configuration
8.4 Pin description
and
, the pins are listed in order of their port number. Supply pins
and special function pins appear at the end.
The default function of each pin is always the first function listed in the description column
or the first function of each pin symbol. Each pin function can be set through the
corresponding IOCON register (see
).
Fig 13. LPC1311/13 HVQFN33 package
002aae517
LPC1311FHN33
LPC1311FHN33/01
LPC1313FHN33
LPC1313FHN33/01
Transparent top view
PIO0_8/MISO0/CT16B0_MAT0
PIO1_8/CT16B1_CAP0
PIO0_2/SSEL0/CT16B0_CAP0
PIO0_9/MOSI0/CT16B0_MAT1/SWO
V
DD
SWCLK/PIO0_10/SCK0/CT16B0_MAT2
XTALOUT
PIO1_10/AD6/CT16B1_MAT1
XTALIN
R/PIO0_11/AD0/CT32B0_MAT3
PIO0_1/CLKOUT/CT32B0_MAT2
R/PIO1_0/AD1/CT32B1_CAP0
RESET/PIO0_0
R/PIO1_1/AD2/CT32B1_MAT0
PIO2_0/DTR
R/PIO1_2/AD3/CT32B1_MAT1
PIO0_3
PIO0_4/SCL
PIO0_5/SDA
PIO1_9/CT16B1_MAT0
PIO3_4
PIO3_5
PIO0_6/SCK0
PIO0_7/CTS
PIO1_7/TXD/CT32B0_MAT1
PIO1_6/RXD/CT32B0_MAT0
PIO1_5/RTS/CT32B0_CAP0
V
DD
PIO3_2
PIO1_11/AD7
PIO1_4/AD5/CT32B1_MAT3/WAKEUP
SWDIO/PIO1_3/AD4/CT32B1_MAT2
8
17
7
18
6
19
5
20
4
21
3
22
2
23
1
24
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
terminal 1
index area
33 V
SS