
LPI2Cx_SCFGR1 field descriptions (continued)
Field
Description
Configures the condition that will cause an address to match.
000
Address match 0 (7-bit).
001
Address match 0 (10-bit).
010
Address match 0 (7-bit) or Address match 1 (7-bit).
011
Address match 0 (10-bit) or Address match 1 (10-bit).
100
Address match 0 (7-bit) or Address match 1 (10-bit).
101
Address match 0 (10-bit) or Address match 1 (7-bit).
110
From Address match 0 (7-bit) to Address match 1 (7-bit).
111
From Address match 0 (10-bit) to Address match 1 (10-bit).
15–14
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
13
HSMEN
High Speed Mode Enable
Enables detection of the High-speed Mode master code of slave address 0000_1XX, but does not cause
an address match on this code. When set and any Hs-mode master code is detected, the FILTEN and
ACKSTALL bits are ignored until the next STOP condition is detected.
0
Disables detection of Hs-mode master code.
1
Enables detection of Hs-mode master code.
12
IGNACK
Ignore NACK
When set, the LPI2C slave will continue transfers after a NACK is detected. This bit is required to be set in
Ultra-Fast Mode.
0
Slave will end transfer when NACK detected.
1
Slave will not end transfer when NACK detected.
11
RXCFG
Receive Data Configuration
0
Reading the receive data register will return receive data and clear the receive data flag.
1
Reading the receive data register when the address valid flag is set will return the address status
register and clear the address valid flag. Reading the receive data register when the address valid flag
is clear will return receive data and clear the receive data flag.
10
TXCFG
Transmit Flag Configuration
The transmit data flag will always assert before a NACK is detected at the end of a slave-transmit transfer.
This can cause an extra word to be written to the transmit data FIFO.
When TXCFG=0, the transmit data register is automatically emptied when a slave-transmit transfer is
detected. This cause the transmit data flag to assert whenever a slave-transmit transfer is detected and
negate at the end of the slave-transmit transfer.
When TXCFG=1, the transmit data flag will assert whenver the transit data register is empty and negate
when the transmit data register is full. This allows the transmit data register to be filled before a slave-
transmit transfer is detected, but can cause the transmit data register to be written before a NACK is
detected on the last byte of a slave transmit transfer.
0
Transmit Data Flag will only assert during a slave-transmit transfer when the transmit data register is
empty.
1
Transmit Data Flag will assert whenever the transmit data register is empty.
9
SAEN
SMBus Alert Enable
Table continues on the next page...
Chapter 27 Low Power Inter-Integrated Circuit (LPI2C)
K32 L2A Reference Manual, Rev. 2, 01/2020
NXP Semiconductors
725
Содержание K32 L2A Series
Страница 2: ...K32 L2A Reference Manual Rev 2 01 2020 2 NXP Semiconductors...
Страница 42: ...K32 L2A Reference Manual Rev 2 01 2020 42 NXP Semiconductors...
Страница 122: ...Flash Memory Clock K32 L2A Reference Manual Rev 2 01 2020 122 NXP Semiconductors...
Страница 146: ...Module operation in low power modes K32 L2A Reference Manual Rev 2 01 2020 146 NXP Semiconductors...
Страница 158: ...Debug and security K32 L2A Reference Manual Rev 2 01 2020 158 NXP Semiconductors...
Страница 174: ...Module Signal Description Tables K32 L2A Reference Manual Rev 2 01 2020 174 NXP Semiconductors...
Страница 246: ...Application information K32 L2A Reference Manual Rev 2 01 2020 246 NXP Semiconductors...
Страница 322: ...Kinetis Bootloader Status Error Codes K32 L2A Reference Manual Rev 2 01 2020 322 NXP Semiconductors...
Страница 344: ...Application initialization information K32 L2A Reference Manual Rev 2 01 2020 344 NXP Semiconductors...
Страница 374: ...CMP Trigger Mode K32 L2A Reference Manual Rev 2 01 2020 374 NXP Semiconductors...
Страница 384: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 384 NXP Semiconductors...
Страница 592: ...Application Information K32 L2A Reference Manual Rev 2 01 2020 592 NXP Semiconductors...
Страница 602: ...Initialization and application information K32 L2A Reference Manual Rev 2 01 2020 602 NXP Semiconductors...
Страница 656: ...Functional Description K32 L2A Reference Manual Rev 2 01 2020 656 NXP Semiconductors...
Страница 664: ...Functional Description K32 L2A Reference Manual Rev 2 01 2020 664 NXP Semiconductors...
Страница 744: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 744 NXP Semiconductors...
Страница 762: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 762 NXP Semiconductors...
Страница 806: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 806 NXP Semiconductors...
Страница 868: ...Integer square root K32 L2A Reference Manual Rev 2 01 2020 868 NXP Semiconductors...
Страница 976: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 976 NXP Semiconductors...
Страница 1012: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1012 NXP Semiconductors...
Страница 1094: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1094 NXP Semiconductors...
Страница 1132: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1132 NXP Semiconductors...
Страница 1182: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1182 NXP Semiconductors...
Страница 1290: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1290 NXP Semiconductors...
Страница 1344: ...USB Voltage Regulator Module Signal Descriptions K32 L2A Reference Manual Rev 2 01 2020 1344 NXP Semiconductors...
Страница 1356: ...Initialization Application Information K32 L2A Reference Manual Rev 2 01 2020 1356 NXP Semiconductors...