PWMA_SMnTCTRL field descriptions (continued)
Field
Description
This bit selects which signal to bring out on the PWM's PWM_OUT_TRIG1 port. The output trigger port is
often connected to routing logic on the chip. This control bit allows the PWMB output signal to be driven
onto the output trigger port so it can be sent to the chip routing logic.
0
Route the PWM_OUT_TRIG1 signal to PWM_OUT_TRIG1 port.
1
Route the PWMB output to the PWM_OUT_TRIG1 port.
13–6
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
OUT_TRIG_EN Output Trigger Enables
These bits enable the generation of PWM_OUT_TRIG0 and PWM_OUT_TRIG1 outputs based on the
counter value matching the value in one or more of the VAL0-5 registers. VAL0, VAL2, and VAL4 are used
to generate PWM_OUT_TRIG0, and VAL1, VAL3, and VAL5 are used to generate PWM_OUT_TRIG1.
The PWM_OUT_TRIGx signals are only asserted as long as the counter value matches the VALx value;
therefore, up to six triggers can be generated (three each on PWM_OUT_TRIG0 and PWM_OUT_TRIG1)
per PWM cycle per submodule.
NOTE: Due to delays in creating the PWM outputs, the output trigger signals will lead the PWM output
edges by 2-3 clock cycles depending on the fractional cycle value being used.
0
PWM_OUT_TRIGx will not set when the counter value matches the VALx value.
1
PWM_OUT_TRIGx will set when the counter value matches the VALx value.
37.4.22 Fault Disable Mapping Register 0 (PWMA_SMnDISMAP0)
This register determines which PWM pins are disabled by the fault protection inputs.
Reset sets all of the bits in the fault disable mapping register.
Address: 4003_3000h base + 2Ch (96d × i), where i=0d to 3d
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Read
Write
Reset
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
PWMA_SMnDISMAP0 field descriptions
Field
Description
15–12
Reserved
This field is reserved.
This read-only field is reserved and always has the value 1.
11–8
DIS0X
PWM_X Fault Disable Mask 0
Each of the four bits of this read/write field is one-to-one associated with the four FAULTx inputs of fault
channel 0. The PWM_X output is turned off if there is a logic 1 on a FAULTx input and a 1 in the
corresponding bit of this field. A reset sets all bits in this field.
7–4
DIS0B
PWM_B Fault Disable Mask 0
Table continues on the next page...
Memory Map and Registers
KV4x Reference Manual, Rev. 2, 02/2015
800
Preliminary
Freescale Semiconductor, Inc.
Содержание freescale KV4 Series
Страница 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Страница 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Страница 82: ...JTAG Controller Configuration KV4x Reference Manual Rev 2 02 2015 82 Preliminary Freescale Semiconductor Inc...
Страница 88: ...System Register file KV4x Reference Manual Rev 2 02 2015 88 Preliminary Freescale Semiconductor Inc...
Страница 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Страница 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Страница 150: ...Pinout diagrams KV4x Reference Manual Rev 2 02 2015 150 Preliminary Freescale Semiconductor Inc...
Страница 170: ...Functional description KV4x Reference Manual Rev 2 02 2015 170 Preliminary Freescale Semiconductor Inc...
Страница 212: ...Functional description KV4x Reference Manual Rev 2 02 2015 212 Preliminary Freescale Semiconductor Inc...
Страница 284: ...Functional description KV4x Reference Manual Rev 2 02 2015 284 Preliminary Freescale Semiconductor Inc...
Страница 294: ...Functional description KV4x Reference Manual Rev 2 02 2015 294 Preliminary Freescale Semiconductor Inc...
Страница 330: ...Functional description KV4x Reference Manual Rev 2 02 2015 330 Preliminary Freescale Semiconductor Inc...
Страница 450: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 450 Preliminary Freescale Semiconductor Inc...
Страница 512: ...Interrupts and DMA Requests KV4x Reference Manual Rev 2 02 2015 512 Preliminary Freescale Semiconductor Inc...
Страница 520: ...Memory Map and Register Descriptions KV4x Reference Manual Rev 2 02 2015 520 Preliminary Freescale Semiconductor Inc...
Страница 580: ...Initialization Application information KV4x Reference Manual Rev 2 02 2015 580 Preliminary Freescale Semiconductor Inc...
Страница 660: ...Functional description KV4x Reference Manual Rev 2 02 2015 660 Preliminary Freescale Semiconductor Inc...
Страница 1038: ...Example configuration for chained timers KV4x Reference Manual Rev 2 02 2015 1038 Preliminary Freescale Semiconductor Inc...
Страница 1074: ...Functional description KV4x Reference Manual Rev 2 02 2015 1074 Preliminary Freescale Semiconductor Inc...
Страница 1168: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 1168 Preliminary Freescale Semiconductor Inc...
Страница 1264: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 1264 Preliminary Freescale Semiconductor Inc...
Страница 1336: ...Functional description KV4x Reference Manual Rev 2 02 2015 1336 Preliminary Freescale Semiconductor Inc...
Страница 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...