ADC_CTRL1 field descriptions (continued)
Field
Description
0
DMA is not enabled.
1
DMA is enabled.
14
STOP0
Stop
When this bit is asserted, the current scan is stopped and no further scans can start. Any further SYNC0
input pulses (see CTRL1[SYNC0] bit) or writes to the CTRL1[START0] bit are ignored until this bit has
been cleared. After the ADC is in stop mode, the results registers can be modified by the processor. Any
changes to the result registers in stop mode are treated as if the analog core supplied the data. Therefore,
limit checking, zero crossing, and associated interrupts can occur when authorized.
This is not the same
as DSP STOP mode.
0
Normal operation
1
Stop mode
13
START0
START0 Conversion
A scan is started by writing 1 to this bit. This is a write only bit. Writing 1 to it again while the scan remains
in process, is ignored.
The ADC must be in a stable power configuration prior to writing the start bit. Refer to the functional
description of power modes for further details.
0
No action
1
Start command is issued
12
SYNC0
SYNC0 Enable
A conversion may be initiated by asserting a positive edge on the SYNC0 input. Any subsequent SYNC0
input pulses while the scan remains in process are ignored unless the scan is awaiting further SYNC
inputs due to the SCTRL[SCn] bits. CTRL1[SYNC0] is cleared in ONCE mode, CTRL1[SMODE=000 or
001], when the first SYNC input is detected. This prevents unintentionally starting a new scan after the first
scan has completed.
The ADC must be in a stable power mode prior to SYNC0 input assertion. Refer to the functional
description of power modes for further details.
In "once" scan modes, only a first SYNC0 input pulse is honored. CTRL1[SYNC0] is cleared in this mode
when the first SYNC input is detected. This prevents unintentionally starting a new scan after the first scan
has completed. The CTRL1[SYNC0] bit can be set again at any time including while the scan remains in
process
0
Scan is initiated by a write to CTRL1[START0] only
1
Use a SYNC0 input pulse or CTRL1[START0] to initiate a scan
11
EOSIE0
End Of Scan Interrupt Enable
This bit enables an EOSI0 interrupt to be generated upon completion of the scan. For looping scan
modes, the interrupt will trigger after the completion of each iteration of the loop.
0
Interrupt disabled
1
Interrupt enabled
10
ZCIE
Zero Crossing Interrupt Enable
This bit enables the zero crossing interrupt if the current result value has a sign change from the previous
result as configured by the ZXCTRL1 and ZXCTRL2 registers.
0
Interrupt disabled
1
Interrupt enabled
Table continues on the next page...
Chapter 34 12-bit Cyclic Analog-to-Digital Converter (ADC)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
671
Содержание freescale KV4 Series
Страница 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Страница 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Страница 82: ...JTAG Controller Configuration KV4x Reference Manual Rev 2 02 2015 82 Preliminary Freescale Semiconductor Inc...
Страница 88: ...System Register file KV4x Reference Manual Rev 2 02 2015 88 Preliminary Freescale Semiconductor Inc...
Страница 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Страница 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Страница 150: ...Pinout diagrams KV4x Reference Manual Rev 2 02 2015 150 Preliminary Freescale Semiconductor Inc...
Страница 170: ...Functional description KV4x Reference Manual Rev 2 02 2015 170 Preliminary Freescale Semiconductor Inc...
Страница 212: ...Functional description KV4x Reference Manual Rev 2 02 2015 212 Preliminary Freescale Semiconductor Inc...
Страница 284: ...Functional description KV4x Reference Manual Rev 2 02 2015 284 Preliminary Freescale Semiconductor Inc...
Страница 294: ...Functional description KV4x Reference Manual Rev 2 02 2015 294 Preliminary Freescale Semiconductor Inc...
Страница 330: ...Functional description KV4x Reference Manual Rev 2 02 2015 330 Preliminary Freescale Semiconductor Inc...
Страница 450: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 450 Preliminary Freescale Semiconductor Inc...
Страница 512: ...Interrupts and DMA Requests KV4x Reference Manual Rev 2 02 2015 512 Preliminary Freescale Semiconductor Inc...
Страница 520: ...Memory Map and Register Descriptions KV4x Reference Manual Rev 2 02 2015 520 Preliminary Freescale Semiconductor Inc...
Страница 580: ...Initialization Application information KV4x Reference Manual Rev 2 02 2015 580 Preliminary Freescale Semiconductor Inc...
Страница 660: ...Functional description KV4x Reference Manual Rev 2 02 2015 660 Preliminary Freescale Semiconductor Inc...
Страница 1038: ...Example configuration for chained timers KV4x Reference Manual Rev 2 02 2015 1038 Preliminary Freescale Semiconductor Inc...
Страница 1074: ...Functional description KV4x Reference Manual Rev 2 02 2015 1074 Preliminary Freescale Semiconductor Inc...
Страница 1168: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 1168 Preliminary Freescale Semiconductor Inc...
Страница 1264: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 1264 Preliminary Freescale Semiconductor Inc...
Страница 1336: ...Functional description KV4x Reference Manual Rev 2 02 2015 1336 Preliminary Freescale Semiconductor Inc...
Страница 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...