436
Chapter 13
FCAN Interface Function
Preliminary User’s Manual U14913EE1V0UM00
(6)
CAN 1 to 3 interrupt enable registers (C1IE to C3IE)
The CxIE registers enable the transmit, receive and error interrupts of the corresponding CAN mod-
ule x
(x = 1 to 3).
These registers can be read in 8-bit and 16-bit units. It can be written in 16-bit units only. For setting
and clearing certain bits a special set/clear method applies (refer to chapter 13.3.1).
Figure 13-38: CAN 1 to 3 Interrupt Enable Registers (C1IE to C3IE) (1/2)
Note: The register address is calculated according to the following formula:
effective address = P address offset
Read
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Address
Offset
Note
Initial
value
C1IE
0
0
0
0
0
0
0
0
0
E_INT6 E_INT5 E_INT4 E_INT3 E_INT2 E_INT1 E_INT0
858H
0000H
C2IE
0
0
0
0
0
0
0
0
0
E_INT6 E_INT5 E_INT4 E_INT3 E_INT2 E_INT1 E_INT0
898H
0000H
C3IE
0
0
0
0
0
0
0
0
0
E_INT6 E_INT5 E_INT4 E_INT3 E_INT2 E_INT1 E_INT0
8D8H
0000H
Write
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
C1IE
0
ST_
E_INT6
ST_
E_INT5
ST_
E_INT4
ST_
E_INT3
ST_
E_INT2
ST_
E_INT1
ST_
E_INT0
0
CL_
E_INT6
CL_
E_INT5
CL_
E_INT4
CL_
E_INT3
CL_
E_INT2
CL_
E_INT1
CL_
E_INT0
858H
C2IE
0
ST_
E_INT6
ST_
E_INT5
ST_
E_INT4
ST_
E_INT3
ST_
E_INT2
ST_
E_INT1
ST_
E_INT0
0
CL_
E_INT6
CL_
E_INT5
CL_
E_INT4
CL_
E_INT3
CL_
E_INT2
CL_
E_INT1
CL_
E_INT0
898H
C3IE
0
ST_
E_INT6
ST_
E_INT5
ST_
E_INT4
ST_
E_INT3
ST_
E_INT2
ST_
E_INT1
ST_
E_INT0
0
CL_
E_INT6
CL_
E_INT5
CL_
E_INT4
CL_
E_INT3
CL_
E_INT2
CL_
E_INT1
CL_
E_INT0
8D8H
Read
Bit Position
Bit Name
Function
6
E_INT6
Enables CAN module error interrupt (INT6).
0: Interrupt disabled
1: Interrupt enabled
5
E_INT5
Enables CAN bus error interrupt (INT5).
0: Interrupt disabled
1: Interrupt enabled
4
E_INT4
Enables wake-up from CAN sleep mode interrupt (INT4).
0: Interrupt disabled
1: Interrupt enabled
3
E_INT3
Enables interrupt for error passive on reception(INT3).
0: Interrupt disabled
1: Interrupt enabled
2
E_INT2
Enables interrupt for error passive or bus-off on transmission (INT2).
0: Interrupt disabled
1: Interrupt enabled
1
E_INT1
Enables reception completion interrupt (INT1).
0: Interrupt disabled
1: Interrupt enabled
0
E_INT0
Enables transmission completion interrupt (INT0).
0: Interrupt disabled
1: Interrupt enabled
Содержание V850E/CA1 ATOMIC
Страница 6: ...6 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 52: ...52 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 144: ...144 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 162: ...162 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 224: ...224 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 308: ...308 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 512: ...512 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 564: ...564 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 566: ...566 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 584: ...584 Preliminary User s Manual U14913EE1V0UM00 MEMO ...